

# **A311D**

# **Quick Reference Manual**

Revision: 0.3

Amlogic, Ltd.

#### **COPYRIGHT**

© 2018 Amlogic, Ltd.

All rights reserved. No part of this document may be reproduced. Transmitted, transcribed, or translated into any language in any form or by any means with the written permission of Amlogic, Ltd.

#### **TRADEMARKS**

AMLOGIC is a trademark of Amlogic, Ltd. All other trademarks and registered trademarks are property of their respective companies.

#### **DISCLAIMER**

Amlogic Ltd. may make improvements and/or changes in this document or in the product described in this document at any time.

This product is not intended for use in medical, life saving, or life sustaining applications.

Circuit diagrams and other information relating to products of Amlogic Ltd. are included as a means or illustrating typical applications. Consequently, complete information sufficient for production design is not necessarily given. Amlogic makes no representations or warranties with respect to the accuracy or completeness of the contents presented in this document.

#### **REVISION HISTORY**

| Revision | Revision Date | Changes                                                                     |
|----------|---------------|-----------------------------------------------------------------------------|
| Number   |               |                                                                             |
| 0.1      | 2018/1/30     | Initial version release                                                     |
| 0.2      | 2018/4/26     | Update HDR description, update GPU description                              |
| 0.3      | 2018/6/20     | Update USB description, update NN description, update Mechanical Dimensions |
|          |               |                                                                             |
|          |               |                                                                             |

#### **Application Scope**

TBD.

#### **CONTACT INFORMATION**

Amlogic, Ltd.
2518 Mission College Blvd, Suite 120
Santa Clara, CA 95054
U.S.A.

www.amlogic.com

# **Contents**

| 1. | Ge   | nera  | ll Description                                     | 4  |
|----|------|-------|----------------------------------------------------|----|
| 2. | Fea  | ature | es Summary                                         | 5  |
| 3. | Pir  | Out   | Specification                                      | 9  |
|    | 3.1  | Pin   | -Out Diagram (top view)                            | 9  |
|    | 3.2  | Pin   | Order                                              | 10 |
|    | 3.3  | Pin   | Description                                        | 14 |
|    | 3.4  | Pin   | Multiplexing Tables                                | 22 |
|    | 3.5  |       | nal Descriptions                                   |    |
| 4. | Ор   | erat  | ing Conditions                                     | 31 |
|    | 4.1  | Abs   | solute Maximum Ratings                             | 31 |
|    | 4.2  | Red   | commended Operating Conditions                     | 31 |
|    | 4.3  | The   | ermal Operating Specifications                     | 32 |
|    | 4.4  | DC    | Electrical Characteristics                         | 32 |
|    | 4.4  | .1    | Normal GPIO Specifications (For DIO)               |    |
|    | 4.4  | .2    | Open Drain GPIO Specifications (For DIO_OD)        | 32 |
|    | 4.4  | .3    | DDR3/DDR3L/DDR4/LPDDR3/LPDDR4 SDRAM Specifications | 32 |
|    | 4.5  |       | commended Oscillator Electrical Characteristics    |    |
|    | 4.6  | Tim   | ning Information                                   |    |
|    | 4.6  | 5.1   | I2C Timing Specification                           |    |
|    | 4.6  | 5.2   | EMMC/SD Timing Specification                       | 35 |
|    | 4.6  | 5.3   | NAND Timing Specification                          | 38 |
|    | 4.6  | 5.4   | SPICC Timing Specification                         | 40 |
|    | 4.6  | 5.5   | SPIFC Timing Specification                         | 40 |
|    | 4.6  | 5.6   | Ethernet Timing Specification                      | 41 |
|    | 4.6  | 5.7   | Audio Timing Specification                         | 43 |
|    | 4.7  | Pov   | wer On Config                                      | 44 |
|    | 4.8  | Red   | commended Power on Sequence                        | 45 |
|    | 4.9  | Pov   | wer Consumption                                    | 47 |
|    | 4.10 | S     | Storage and Baking Conditions                      | 47 |
| 5  | NΛ   | chai  | nical Dimensions                                   | 12 |

# 1. General Description

A311D is an advanced AI application processor designed for smart home and IP camera applications. It integrates a powerful CPU, GPU and neural network accelerator subsystem, a secured 4K video CODEC engine and a best-in-class HDR image processing pipeline with all major peripherals to form the ultimate high-performance AI multimedia AP.

The main system CPU is based on Big.Little architecture which integrates a quad-core ARM Cortex-A73 CPU cluster and a dual-core Cortex-A53 cluster with united L2 cache to improve system performance. Each CPU core includes the separate NEON SIMD co-processor to improve software media processing capability. There is also the neural network accelerator supporting INT8 inference for all popular deep learning frameworks including TensorFlow and Caffe.

The graphic subsystem consists of two graphic engines and a flexible video/graphic output pipeline. The ARM Mali<sup>™</sup>-G52 MP4 GPU handles all OpenGL ES 3.2 Vulkan 1.0 and OpenCL 2.0 graphic programs, while the 2.5D graphics processor handles additional scaling, alpha, rotation and color space conversion operations. Together, the CPU and GPU handle all operating system, networking, user-interface and gaming related tasks. The video output pipeline includes Dolby Vision optional, advanced Dynamic HDR, HDR10 and HLG HDR processing, REC709/BT2020 processing, motion adaptive edge enhancing de-interlacing, flexible programmable scalar, and many picture enhancement filters before passing the enhanced image to the video output ports.

Amlogic Video Engine (AVE-10) offloads the Cortex-A53 CPUs from all video CODEC processing. It includes dedicated hardware video decoder and encoder. AVE-10 is capable of decoding 4Kx2K resolution video at 75fps with complete Trusted Video Path (TVP) for secure applications and supports full formats including MVC, MPEG-1/2/4, VC-1/WMV, AVS, AVS+, AVS2 RealVideo, MJPEG streams, H.264, H265-10, VP9 and also JPEG pictures with no size limitation. The independent encoder is able to encode in JPEG or H.265/H.264 up to 1080p at 60fps.

A311D integrates all standard audio/video input/output interfaces including a HDMI2.1 transmitter with 3D, Dynamic HDR, CEC and HDCP 2.2 support, stereo audio DAC, a CVBS output, 4-lane MIPI DSI interface, multiple TDM, PCM, I2S and SPDIF digital audio input/output interfaces, and 8 channel far-field PDM digital microphone (DMIC) inputs. A 4-lane MIPI-CSI and DVP interface is available to support up to 8MP camera input with the built-in high-quality ISP.

The processor has rich advanced network and peripheral interfaces, including a 10/100/1000M Ethernet MAC with RGMII, 10/100M Ethernet PHY, one USB XHCI OTG 2.0 port, one USB3.0 and PCIe 2.0 combo interface and multiple SDIO/SD card controllers, UART, I2C, high-speed SPI and PWMs.

Standard development environment utilizing GNU/GCC Android tool chain is supported. Please contact your AMLOGIC sales representative for more information.

# 2. Features Summary



#### **CPU Sub-system**

- Quad core ARM Cortex-A73 and dual core ARM Cortex-A53 CPU
- ARMv8-A architecture with Neon and Crypto extensions
- Unified system L2 cache
- Build-in Cortex-M4 core for always on processing
- Advanced TrustZone security system
- Application based traffic optimization using internal QoS-based switching fabrics

#### **Neural Network Accelerator**

- INT8 inference up to 1536 MAC
- Internal L2 cache (512KB) and system workspace buffer (1MB)
- Supports all major deep learning frameworks including TensorFlow and Caffe

#### **3D Graphics Processing Unit**

- ARM Mali<sup>TM</sup>-G52 MP4(4ppc) GPU
- 8-wide warps, 2x dual texture pipe, 6x 8-wide execution engines (EE)
- Concurrent multi-core processing
- OpenGL ES 3.2, Vulkan 1.0 and OpenCL 2.0 support

#### 2.5D Graphics Processor

- Fast bitblt engine with dual inputs and single output
- Programmable raster operations (ROP)
- Programmable polyphase scaling filter
- Supports multiple video formats 4:2:0, 4:2:2 and 4:4:4 and multiple pixel formats (8/16/24/32 bits graphics layer)

- Fast color space conversion
- Advanced anti-flickering filter

#### **Crypto Engine**

- AES/ block cipher with 128/256 bits keys, standard 16 bytes block size and streaming ECB, CBC and CTR modes
- TDES block cipher with ECB and CBC modes supporting 64 bits key for DES and 192 bits key for 3DES
- Hardware crypto key-ladder operation and DVB-CSA for transport stream encryption
- Built-in hardware True Random Number Generator (TRNG), CRC and SHA-1/SHA-2/HMAC SHA engine

#### **Video/Picture CODEC**

- Amlogic Video Engine (AVE) with dedicated hardware decoders and encoders
- Support multi-video decoder up to 4Kx2K@60fps+1x1080P@60fps
- Supports multiple "secured" video decoding sessions and simultaneous decoding and encoding
- Video/Picture Decoding
  - VP9 Profile-2 up to 4Kx2K@60fps
  - H.265 HEVC MP-10@L5.1 up to 4Kx2K@60fps
  - AVS2-P2 Profile up to 4Kx2K@60fps
  - H.264 AVC HP@L5.1 up to 4Kx2K@30fps
  - H.264 MVC up to 1080P@60fps
  - MPEG-4 ASP@L5 up to 1080P@60fps (ISO-14496)
  - WMV/VC-1 SP/MP/AP up to 1080P@60fps
  - AVS-P16(AVS+) /AVS-P2 JiZhun Profile up to 1080P@60fps
  - MPEG-2 MP/HL up to 1080P@60fps (ISO-13818)
  - MPEG-1 MP/HL up to 1080P@60fps (ISO-11172)
  - o RealVideo 8/9/10 up to 1080P@60fps
  - Multiple language and multiple format sub-title video support
  - MJPEG and JPEG unlimited pixel resolution decoding (ISO/IEC-10918)
  - Supports JPEG thumbnail, scaling, rotation and transition effects
  - Supports \*.mkv,\*.wmv,\*.mpg, \*.mpeg, \*.dat, \*.avi, \*.mov, \*.iso, \*.mp4, \*.rm and \*.jpg file formats
- Video/Picture Encoding
  - Independent JPEG and H.265/H.264 encoder with configurable performance/bit-rate
  - JPEG image encoding
  - o H.265/H.264 video encoding up to 1080P@60fps with low latency

#### 9th Generation Advanced Amlogic Trulife Image Engine

- Supports Dolby Visionl<sup>Optional</sup>, Dynamic HDR, HDR10, and HLG HDR processing
- Motion compensated noise reduction and 3D digital noise reduction for random noise
- Block noise, mosquito noise, spatial noise, contour noise reduction
- Motion compensated and motion adaptive de-interlacer
- Edge interpolation with low angle protection and processing
- 3:2/2:2 pulldown and Video on Film (VOF) detection and processing
- Smart sharpness with SuperScaler technology including de-contouring, de-ring, LTI, CTI, de-jaggy, peaking
- Dynamic non-Linear contrast enhancement
- True-3D color management including blue/green extension, flesh-tone correction, wider gamut for video
- 2 video planes and 3 graphics planes
- Independent HDR re-mapping of video and graphic layer

#### Camera Interface

- DVP parallel and MIPI-CSI camera interface with 4 lanes
- Supports RAW, YUV or RGB camera input formats
- Built-in 8MP HDR Image Signal Processor (ISP)
- Built-in image distortion correction engine

#### **Video Output**

- Built-in HDMI 2.1 transmitter including both controller and PHY with CEC, Dynamic HDR and HDCP 2.2, 4Kx2K@75 max resolution output
- CVBS 480i/576i standard definition output
- Supports all standard SD/HD/FHD video output formats: 480i/p, 576i/p, 720p, 1080i/p and 4Kx2K
- 4-lane MIPI DSI interface, resolution up to 1920\*1080 with rotation and panel calibration

#### **Audio Decoder and Input/Output**

- Supports MP3, AAC, WMA, RM, FLAC, Ogg and programmable with 7.1/5.1 down-mixing
- Built-in serial digital audio SPDIF/IEC958 input/output and PCM input/output
- 3 built-in TDM/PCM/I2S ports with TDM/PCM mode up to 384kHz x32bits x 8ch or 96kHz x 32bits x 32ch and I2S mode up to 384kHz x 32bits x 8ch
- Digital microphone PDM voice input with programmable CIC, LPF & HPF, support up to 8 DMICs
- Built-in stereo audio DAC
- Supports concurrent dual audio stereo channel output with combination of analog+PCM or I2S+PCM

#### **Memory and Storage Interface**

- 32-bit DRAM memory interface with dual ranks and max 4GB total address space
- Compatible with JEDEC standard DDR3-2133 /DDR3L-2133 /DDR4-2666 /LPDDR3-2133 /LPDDR4-3200 SDRAM
- Supports SLC/MLC/TLC NAND Flash with 60-bit ECC, compatible to Toshiba toggle mode in addition to ONFI 2.2
- SDSC/SDHC/SDXC card and SDIO interface with 1-bit and 4-bit data bus width supporting spec version 2.x/3.x/4.x DS/HS modes up to UHS-I SDR104
- eMMC and MMC card interface with 1/4/8-bit data bus width fully supporting spec version 5.0 HS400
- Supports serial 1, 2 or 4-bit NOR Flash via SPI interface
- Built-in 4k bits One-Time-Programming memory for key storage

#### Network

- Integrated IEEE 802.3 10/100/1000M Ethernet MAC with RGMII interface
- Integrate 10/100M Ethernet PHY interface
- WiFi/IEEE802.11 & Bluetooth supporting via PCIE/SDIO /USB/UART/PCM
- Network interface optimized for mixed WIFI and BT traffic

#### **Digital Television Interface**

- One serial and one parallel Transport stream (TS) input interface with built-in demux processor for connecting to external digital TV tuner/demodulator
- Built-in PWM, I2C and SPI interfaces to control tuner and demodulator
- Integrated ISO 7816 smart card controller

#### Integrated I/O Controllers and Interfaces

- One USB XHCI OTG 2.0 port
- One USB SS and PCle 2.0 combo interface up to 5Gbps, supporting 2 configurations:
  - o 1 USB 2.0 Host + 1 PCle
  - 0 1 USB3.0 (No PCIe)
- Multiple PWM, UART, I2C and SPI interface with slave select
- Programmable IR remote input/output controllers
- Built-in 10bit SAR ADC with 2 input channels
- A set of General Purpose IOs with built-in pull up and pull down
- Integrated ISO 7816 smart card controller

#### System, Peripherals and Misc. Interfaces

- Integrated general purpose timers, counters, DMA controllers
- 24 MHz crystal input
- Embedded debug interface using ICE/JTAG

#### **Power Management**

- Multiple internal power domains controlled by software
- Multiple sleep modes for CPU, system, DRAM, etc.
- Multiple internal PLLs for DVFS operation
- Multi-voltage I/O design for 1.8V and 3.3V
- Power management auxiliary processor in a dedicated always-on (AO) power domain for system stand-by

#### Security

- Trustzone based Trusted Execution Environment (TEE)
- Secured boot, encrypted OTP, encrypted DRAM with memory integrity checker, hardware key ladder and internal control buses and storage
- Separated secure/non-secure Entropy true RNG
- Pre-region/ID memory security control and electric fence
- Hardware based Trusted Video Path (TVP), video watermarking and secured contents (needs SecureOS software)
- Secured IO and secured clock

#### Package

FCBGA, 16.1mmx14.3mm, 0.6mm ball pitch, RoHS compliant

# 3. Pin Out Specification

# 3.1 Pin-Out Diagram (top view)



# 3.2 Pin Order

Table 3-1. Pin Order

| BALL# | NET NAME      | BALL# | NET NAME     | BALL# | NET NAME    |
|-------|---------------|-------|--------------|-------|-------------|
| A1    | DDR DQ31      | E15   | GPIOA_6      | J34   | HDMI_CEXT   |
| A3    | DDR_DQ30      | E17   | GPIOA_2      | J37   | GPIOH_1     |
| A5    | DVSS          | E19   | DVSS         | J42   | DVSS        |
| A7    | DDR_DQSP3     | E21   | GPIOC 3      | J44   | HDMITX_0N   |
| A11   | DDR_DQ25      | E24   | DVSS         | J46   | HDMITX_OP   |
| A15   | GPIOA_8       | E26   | VDDIO_C      | K7    | DDR_DQM2    |
| A19   | GPIOA_0       | E28   | GPIOC_1      | К9    | DDR_DQ16    |
| A24   | GPIOC_4       | E30   | PCIE_CLK_n   | K11   | DVSS        |
| A28   | DVSS          | E32   | DVSS         | L1    | DDR_DQ23    |
| A32   | PCIE_RXP      | E34   | PCIE_TXP     | L3    | DVSS        |
| A36   | USBOTG_B_VBUS | E36   | ENET_EXTRES  | L5    | DDR_DQ22    |
| A40   | USBOTG_B_DM   | E38   | USBHOST_A_DP | L13   | VDDQ        |
| A42   | ENET_TXP      | E40   | DVSS         | L16   | GPIOA_13    |
| A44   | ENET_RXP      | E42   | DVSS         | L19   | DVSS        |
| A46   | DVSS          | E44   | HDMITX_2N    | L22   | GPIOA_14    |
| C1    | DVSS          | E46   | DVSS         | L25   | DVSS        |
| C3    | DDR_DQ18      | G1    | DDR_DQ21     | L28   | HCSL_REXT   |
| C5    | DDR_DQ29      | G3    | DDR_DQ20     | L31   | DVSS        |
| C7    | DDR_DQSN3     | G5    | DVSS         | L34   | DVSS        |
| C9    | DDR_DQ28      | G8    | DDR_DQ27     | L37   | GPIOH_0     |
| C11   | DVSS          | G11 🔺 | DDR_DQM3     | L40   | GPIOH_3     |
| C13   | DVSS          | G13   | DVSS         | L42   | HDMITX_CKN  |
| C15   | GPIOA_9       | G16   | GPIOA_4      | L44   | HDMITX_CKP  |
| C17   | GPIOA_3       | G19   | VDDIO_A      | N3    | DVSS        |
| C19   | GPIOA_1       | G22   | GPIOA_11     | N5    | AC_35       |
| C21   | GPIOC_2       | G25   | GPIOA_10     | N7    | DVSS        |
| C24   | GPIOC_5       | G28   | GPIOC_7      | N9    | AC_31       |
| C26   | GPIOC_0       | G31   | USB_TXRTUNE  | N11   | DVSS        |
| C28   | GPIOC_6       | G34   | HDMI_REXT    | N15   | VDDQ        |
| C30   | PCIE_CLK_p    | G37   | GPIOH_8      | N36   | GPIOH_2     |
| C32   | PCIE_RXN      | G42   | DVSS         | N38   | VMID        |
| C34   | PCIE_TXN      | G44   | HDMITX_1P    | N40   | AVSS_AUDIO  |
| C36   | DVSS          | G46   | HDMITX_1N    | N42   | LOLP        |
| C38   | USBHOST_A_DM  | H40   | GPIOH_6      | N44   | DVSS        |
| C40   | USBOTG_B_DP   | J3    | DDR_DQSN2    | P13   | VDDQ        |
| C42   | ENET_TXN      | J5    | DDR_DQSP2    | P18   | DVSS        |
| C44   | ENET_RXN      | J13   | GPIOA_5      | P20   | DVSS        |
| C46   | HDMITX_2P     | J16   | GPIOA_7      | P22   | DVSS        |
| E3    | DDR_DQ19      | J19   | GPIOA_12     | P24   | AVDD18_PCIE |
| E5    | DDR_DQ17      | J22   | GPIOA_15     | P26   | AVDD18_ENET |
| E7    | DVSS          | J25   | DVSS         | P28   | AVDD33_USB  |
| E9    | DDR_DQ26      | J28   | PCIE_REXT    | P30   | DVSS        |
| E13   | DDR_DQ24      | J31   | USBOTG_B_ID  | P32   | AVSS_HPLL   |

| BALL# | NET NAME     | BALL# | NET NAME         | BALL# | NET NAME       |
|-------|--------------|-------|------------------|-------|----------------|
| P34   | DVSS         | Y24   | AVSS_HCSL        | AF20  | DVSS           |
| R1    | DVSS         | Y26   | DVSS             | AF22  | AVSS_AMPLL     |
| R3    | AC_34        | Y28   | AVDD0V8_USB_PCIE | AF24  | DVSS           |
| R5    | AC_20        | Y30   | AVDD0V8_HDMI     | AF26  | VDD_EE         |
| R15   | DVSS         | Y32   | AVDD18_HDMI      | AF28  | VDD_EE         |
| R42   | LORN         | Y34   | AVSS_CVBS        | AF30  | DVSS           |
| R44   | LOLN         | AA3   | AC_25            | AF32  | AVDD18_MIPICSI |
| R46   | LORP         | AA5   | AC_24            | AF34  | AVDD18_MIPIDSI |
| T7    | AC_38        | AA42  | CSI_D3_P         | AG1   | AC_15          |
| Т9    | DDR_RSTn     | AA44  | CSI_D3_N         | AG3   | AC_14          |
| T11   | DVSS         | AB7   | AC_5             | AG5   | AC_23          |
| T36   | REFP         | AB9   | AC_4             | AG42  | DVSS           |
| T38   | CVBS_RSET    | AB11  | PZQ              | AG46  | DSI_DOP        |
| T40   | CVBS_VREF    | AB36  | CSI_CLKA_P       | AH7   | AC_13          |
| U3    | AC_21        | AB38  | GPIOH_7          | AH9   | DVSS           |
| U5    | DVSS         | AB40  | DVSS             | AH11  | AC_9           |
| U13   | VDDQ         | AC1   | AC_28            | AH14  | AVDD_DDRPLL    |
| U15   | DVSS         | AC3   | DVSS             | AH17  | VDD_DDR        |
| U17   | DVSS         | AC5   | AC_22            | AH20  | VDDCPU_B       |
| U19   | VDD_DDR      | AC13  | DVSS             | AH23  | AVDD18_DPLL    |
| U21   | DVSS         | AC15  | VDDQ             | AH26  | VDD_EE         |
| U23   | DVSS         | AC17  | DVSS             | AH29  | DVSS           |
| U25   | AVDD18_USB   | AC19  | VDD_DDR          | AH32  | DVSS           |
| U27   | ENET_ATP     | AC21  | DVSS             | AH36  | DVSS           |
| U29   | AVSS_ENETPLL | AC23  | DVSS             | AH38  | CSI_D0_N       |
| U31   | NC1          | AC25  | DVSS             | AH40  | CSI_DO_P       |
| U33   | DVSS         | AC27  | VDD_EE           | AH44  | DSI_DON        |
| U42   | DVSS         | AC29  | DVSS             | AK1   | AC_11          |
| U44   | CVBS_IOUT    | AC31  | AVDD18_AUDIO     | AK3   | AC_10          |
| W1    | AC_33        | AC33  | AVDD18_CVBS      | AK5   | DVSS           |
| W3    | AC_29        | AC42  | DVSS             | AK13  | DVSS           |
| W5    | AC_32        | AC44  | CSI_D2_P         | AK15  | VDDQ           |
| W7    | AC_37        | AC46  | CSI_D2_N         | AK17  | DVSS           |
| W9    | AC_30        | AE3   | DVSS             | AK19  | VDDCPU_B       |
| W11   | PVREF        | AE5   | AC_26            | AK21  | VDDCPU_A       |
| W36   | CVBS_COMP    | AE7   | AC_6             | AK23  | DVSS           |
| W38   | GPIOH_5      | AE9   | AC_7             | AK25  | DVSS           |
| W40   | GPIOH_4      | AE11  | AC_12            | AK27  | VDD_EE         |
| W42   | DVSS         | AE36  | CSI_CLKA_N       | AK29  | VDDAO_0V8      |
| W44   | CSI_CLKB_P   | AE38  | CSI_D1_N         | AK31  | DVSS           |
| W46   | CSI_CLKB_N   | AE40  | CSI_D1_P         | AK33  | AVDD18_SARADC  |
| Y14   | VDDQ         | AE42  | DSI_CLKN         | AK42  | DVSS           |
| Y16   | DVSS         | AE44  | DSI_CLKP         | AK44  | DSI_D1P        |
| Y18   | DVSS         | AF14  | DVSS             | AK46  | DSI_D1N        |
| Y20   | VDD_EE       | AF16  | VDDQ             | AL7   | AC_17          |
| Y22   | DVSS         | AF18  | DVSS             | AL9   | AC_16          |

| BALL#       | NET NAME      | BALL#        | NET NAME        | BALL#        | NET NAME         |
|-------------|---------------|--------------|-----------------|--------------|------------------|
| AL11        | AC_3          | AU29         | DVSS            | BB46         | DVSS             |
| AL36        | DSI_CEXT      | AU31         | DVSS            | BC7          | DVSS             |
| AL38        | DSI_R1K       | AU36         | GPIOAO_10       | BC36         | GPIOZ_1          |
| AL40        | DSI_R600      | AU38         | GPIOE_2         | BC38         | SARADC_CH2       |
| AM3         | AC_2          | AU40         | GPIOAO_2        | BC40         | SARADC_CH3       |
| AM5         | AC_36         | AV1          | DVSS            | BD3          | DDR_DQ8          |
| AM27        | VDD_EE        | AV3          | DDR_DQ14        | BD5          | DDR_DQ7          |
| AM42        | DSI_D2N       | AV5          | DDR_DQ11        | BD10         | DVSS             |
| AM44        | DSI_D2P       | AV42         | RESET_N         | BD13         | GPIOAO_5         |
| AN14        | DVSS          | AV44         | GPIOAO_6        | BD16         | GPIOAO_4         |
| AN16        | DVSS          | AV46         | GPIOAO_7        | BD19         | BOOT_11          |
| AN18        | DVSS          | AW14         | DVSS            | BD22         | DVSS             |
| AN20        | VDDCPU_A      | AW16         | VDDCPU_A        | BD25         | DVSS             |
| AN22        | VDDCPU_A      | AW18         | VDDCPU_A        | BD28         | GPIOE_1          |
| AN24        | DVSS          | AW20         | VDDCPU_A        | BD31         | GPIOX_10         |
| AN30        | DVSS          | AW22         | VDDCPU_A        | BD34         | GPIOX_9          |
| AN32        | VDD18_AO_XTAL | AW24         | DVSS            | BD42         | GPIOZ_12         |
| AN34        | DVSS          | AW26         | VDD_EE          | BD44         | GPIOZ_13         |
| AP1         | AC_0          | AW28         | DVSS            | BF1          | DDR_DQ6          |
| AP3         | DVSS          | AW30         | DVSS            | BF3          | DVSS             |
| AP5         | AC_18         | AW32         | VDDIO_Z         | BF5          | DDR_DQ5          |
| AP7         | DDR_DQM1      | AW34         | VDDIO_H         | BF7          | DVSS             |
| AP9         | DDR_DQ15      | AY3          | DDR_DQ10        | BF10         | DVSS             |
| AP11        | AC_1          | AY5          | DDR_DQ9         | BF13         | GPIOAO_3         |
| AP27        | VDD_EE        | AY7          | DVSS            | BF16         | GPIOAO_11        |
| AP36        | GPIOAO_0      | AY9          | DDR_DQ13        | BF19         | BOOT_15          |
| AP38        | GPIOAO_1      | AY11         | DVSS            | BF22         | BOOT_9           |
| AP40        | DVSS          | AY36         | VDDIO_AO        | BF25         | VDDIO_X          |
| AP42        | DVSS          | AY38         | SARADC_CH0      | BF28         | TEST_N           |
| AP44        | DSI_D3P       | AY40         | SARADC_CH1      | BF31<br>BF34 | GPIOX_17         |
| AP46<br>AT3 | DSI_D3N DVSS  | AY42<br>AY44 | SYS_OSCIN  DVSS | BF36         | GPIOX_11 GPIOZ_0 |
| AT5         | AC_8          | BB1          | DDR_DQSP1       | BF39         | GPIOZ_14         |
| AT13        | DVSS          | BB3          | DDR_DQSN1       | BF42         | GPIOZ_14         |
| AT15        | DVSS          | BB5          | DVSS            | BF44         | GPIOZ_11         |
| AT17        | VDDCPU A      | BB10         | DVSS            | BF46         | GPIOZ_10         |
| AT19        | VDDCPU_A      | BB13         | DVSS            | BH1          | DVSS             |
| AT21        | VDDCPU_A      | BB16         | DVSS            | BH3          | DDR_DQ4          |
| AT23        | DVSS          | BB19         | BOOT_10         | BH5          | DVSS             |
| AT25        | DVSS          | BB22         | DVSS            | BH7          | DVSS             |
| AT27        | VDD_EE        | BB25         | DVSS            | BH9          | BOOT_1           |
| AT33        | DVSS          | BB28         | GPIOE_0         | BH11         | BOOT_3           |
| AT42        | GPIOAO_8      | BB31         | DVSS            | BH13         | BOOT_4           |
| AT44        | GPIOAO_9      | BB34         | GPIOX_8         | BH17         | BOOT_6           |
| AU9         | DDR_DQ12      | BB42         | GPIOZ_15        | BH19         | DVSS             |
| AU11        | DVSS          | BB44         | SYS_OSCOUT      | BH21         | VDDIO_BOOT       |
|             |               |              |                 | I            |                  |

| BALL# | NET NAME  | BALL# | NET NAME | BALL# | NET NAME  |
|-------|-----------|-------|----------|-------|-----------|
| BH24  | BOOT_8    | BK11  | BOOT_2   | BM1   | DDR_DQSP0 |
| BH26  | GPIOX_19  | BK13  | DVSS     | BM3   | DVSS      |
| BH28  | GPIOX_14  | BK15  | DVSS     | BM5   | DDR_DQ2   |
| BH30  | GPIOX_13  | BK17  | BOOT_7   | BM7   | DDR_DQ0   |
| BH32  | DVSS      | BK19  | BOOT_14  | BM11  | DVSS      |
| BH34  | GPIOX_3   | BK21  | BOOT_12  | BM15  | BOOT_5    |
| BH36  | DVSS      | BK24  | DVSS     | BM19  | BOOT_13   |
| BH38  | DVSS      | BK26  | GPIOX_15 | BM24  | GPIOX_18  |
| BH40  | GPIOX_7   | BK28  | GPIOX_12 | BM28  | DVSS      |
| BH42  | GPIOZ_6   | BK30  | GPIOX_16 | BM32  | GPIOX_0   |
| BH44  | DVSS      | BK32  | GPIOX_1  | BM36  | GPIOX_4   |
| BH46  | GPIOZ_8   | BK34  | GPIOX_2  | BM40  | DVSS      |
| BK1   | DDR_DQM0  | BK38  | GPIOX_5  | BM42  | GPIOZ_3   |
| ВКЗ   | DDR_DQSN0 | BK40  | GPIOX_6  | BM44  | GPIOZ_4   |
| BK5   | DDR_DQ3   | BK42  | GPIOZ_2  | BM46  | DVSS      |
| BK7   | DDR_DQ1   | BK44  | GPIOZ_5  | -40   | -         |
| ВК9   | BOOT_0    | BK46  | GPIOZ_7  | 15    | -         |
|       |           |       |          |       |           |
|       |           |       |          |       |           |

# 3.3 Pin Description

The A311D application processor pin assignment is described in the following table.

Table 3-2. Pin Name assignments

| Net Name                    | Туре             | Default<br>Pull UP/DN    | Description                                     | Power Domain | If Unused |
|-----------------------------|------------------|--------------------------|-------------------------------------------------|--------------|-----------|
| <b>GPIOZ</b> - Refer to Tab | le 3-3 for func  | <u> </u>                 | formation.                                      |              |           |
| GPIOZ_0                     | DIO              | Up                       | General purpose input/output bank Z signal 0    | VDDIO_Z      | NC        |
| GPIOZ_1                     | DIO              | Up                       | General purpose input/output bank Z signal 1    | VDDIO_Z      | NC        |
| GPIOZ_2                     | DIO              | Up                       | General purpose input/output bank Z signal 2    | VDDIO_Z      | NC        |
| GPIOZ_3                     | DIO              | Up                       | General purpose input/output bank Z signal 3    | VDDIO_Z      | NC        |
| GPIOZ_4                     | DIO              | Up                       | General purpose input/output bank Z signal 4    | VDDIO_Z      | NC        |
| GPIOZ_5                     | DIO              | Up                       | General purpose input/output bank Z signal 5    | VDDIO_Z      | NC        |
| GPIOZ_6                     | DIO              | Up                       | General purpose input/output bank Z signal 6    | VDDIO_Z      | NC        |
| GPIOZ_7                     | DIO              | Up                       | General purpose input/output bank Z signal 7    | VDDIO_Z      | NC        |
| GPIOZ_8                     | DIO              | Up                       | General purpose input/output bank Z signal 8    | VDDIO_Z      | NC        |
| GPIOZ_9                     | DIO              | Down                     | General purpose input/output bank Z signal 9    | VDDIO_Z      | NC        |
| GPIOZ_10                    | DIO              | Down                     | General purpose input/output bank Z signal 10   | VDDIO_Z      | NC        |
| GPIOZ_11                    | DIO              | Down                     | General purpose input/output bank Z signal 11   | VDDIO_Z      | NC        |
| GPIOZ_12                    | DIO              | Down                     | General purpose input/output bank Z signal 12   | VDDIO_Z      | NC        |
| GPIOZ_13                    | DIO              | Down                     | General purpose input/output bank Z signal 13   | VDDIO_Z      | NC        |
| GPIOZ_14                    | OD 3.3V          | Z                        | General purpose input/output bank Z signal 14   | VDDIO_Z      | NC        |
| GPIOZ_15                    | OD 3.3V          | Z                        | General purpose input/output bank Z signal 15   | VDDIO_Z      | NC        |
| VDDIO_Z                     | Р                | -                        | Power supply for GPIO bank Z                    | -            | NC        |
| GPIOA - Refer to Tal        | ole 3-4 for func | ı<br>tional multiplex ir | Information.                                    |              | ı         |
| GPIOA_0                     | DIO              | Down                     | General purpose input/output bank A signal 0    | VDDIO_A      | NC        |
| GPIOA_1                     | DIO              | Down                     | General purpose input/output bank A signal 1    | VDDIO_A      | NC        |
| GPIOA_2                     | DIO              | Down                     | General purpose input/output bank A signal 2    | VDDIO_A      | NC        |
| GPIOA_3                     | DIO              | Down                     | General purpose input/output bank A signal 3    | VDDIO_A      | NC        |
| GPIOA_4                     | DIO              | Down                     | General purpose input/output bank A signal 4    | VDDIO_A      | NC        |
| GPIOA_5                     | DIO              | Down                     | General purpose input/output bank A signal 5    | VDDIO_A      | NC        |
| GPIOA_6                     | DIO              | Down                     | General purpose input/output bank A signal 6    | VDDIO_A      | NC        |
| GPIOA_7                     | DIO              | Down                     | General purpose input/output bank A signal 7    | VDDIO_A      | NC        |
| GPIOA_8                     | DIO              | Down                     | General purpose input/output bank A signal 8    | VDDIO_A      | NC        |
| GPIOA_9                     | DIO              | Down                     | General purpose input/output bank A signal 9    | VDDIO_A      | NC        |
| GPIOA_10                    | DIO              | Down                     | General purpose input/output bank A signal 10   | VDDIO_A      | NC        |
| GPIOA_11                    | DIO              | Down                     | General purpose input/output bank A signal 11   | VDDIO_A      | NC        |
| GPIOA_12                    | DIO              | Down                     | General purpose input/output bank A signal 12   | VDDIO_A      | NC        |
| GPIOA_13                    | DIO              | Down                     | General purpose input/output bank A signal 13   | VDDIO_A      | NC        |
| GPIOA_14                    | DIO              | Up                       | General purpose input/output bank A signal 14   | VDDIO_A      | NC        |
| GPIOA_15                    | DIO              | Up                       | General purpose input/output bank A signal 15   | VDDIO_A      | NC        |
| VDDIO_A                     | Р                | -                        | Power supply for GPIO bank A                    | -            | NC        |
| BOOT - Refer to Tab         | le 3-5 for funct | ional multiplex in       | rormation.                                      | L            | 1         |
| BOOT_0                      | DIO              | UP                       | General purpose input/output bank BOOT signal 0 | VDDIO_BOOT   | NC        |
| BOOT_1                      | DIO              | UP                       | General purpose input/output bank BOOT signal 1 | VDDIO_BOOT   | NC        |
| BOOT_2                      | DIO              | UP                       | General purpose input/output bank BOOT signal 2 | VDDIO_BOOT   | NC        |

| Net Name                      | Туре          | Default<br>Pull UP/DN | Description                                      | Power Domain | If Unused            |
|-------------------------------|---------------|-----------------------|--------------------------------------------------|--------------|----------------------|
| BOOT_3                        | DIO           | UP                    | General purpose input/output bank BOOT signal 3  | VDDIO_BOOT   | NC                   |
| BOOT_4                        | DIO           | UP                    | General purpose input/output bank BOOT signal 4  | VDDIO_BOOT   | NC                   |
| BOOT_5                        | DIO           | UP                    | General purpose input/output bank BOOT signal 5  | VDDIO_BOOT   | NC                   |
| BOOT_6                        | DIO           | UP                    | General purpose input/output bank BOOT signal 6  | VDDIO_BOOT   | NC                   |
| BOOT_7                        | DIO           | UP                    | General purpose input/output bank BOOT signal 7  | VDDIO_BOOT   | NC                   |
| BOOT_8                        | DIO           | UP                    | General purpose input/output bank BOOT signal 8  | VDDIO_BOOT   | NC                   |
| BOOT_9                        | DIO           | UP                    | General purpose input/output bank BOOT signal 9  | VDDIO_BOOT   | NC                   |
| BOOT_10                       | DIO           | UP                    | General purpose input/output bank BOOT signal 10 | VDDIO_BOOT   | NC                   |
| BOOT_11                       | DIO           | UP                    | General purpose input/output bank BOOT signal 11 | VDDIO_BOOT   | NC                   |
| BOOT_12                       | DIO           | DOWN                  | General purpose input/output bank BOOT signal 12 | VDDIO_BOOT   | NC                   |
| BOOT_13                       | DIO           | DOWN                  | General purpose input/output bank BOOT signal 13 | VDDIO_BOOT   | NC                   |
| BOOT_14                       | DIO           | UP                    | General purpose input/output bank BOOT signal 14 | VDDIO_BOOT   | NC                   |
| BOOT_15                       | DIO           | UP                    | General purpose input/output bank BOOT signal 15 | VDDIO_BOOT   | NC                   |
| VDDIO_BOOT                    | Р             | -                     | Power supply for GPIO bank BOOT                  |              | To<br>VDDIO_BO<br>OT |
| <b>GPIOC</b> - Refer to Table | 3-6 for funct | tional multiplex in   | formation.                                       | ,            |                      |
| GPIOC_0                       | DIO           | UP                    | General purpose input/output bank C signal 0     | VDDIO_C      | NC                   |
| GPIOC_1                       | DIO           | UP                    | General purpose input/output bank C signal 1     | VDDIO_C      | NC                   |
| GPIOC_2                       | DIO           | UP                    | General purpose input/output bank C signal 2     | VDDIO_C      | NC                   |
| GPIOC_3                       | DIO           | UP                    | General purpose input/output bank C signal 3     | VDDIO_C      | NC                   |
| GPIOC_4                       | DIO           | UP                    | General purpose input/output bank C signal 4     | VDDIO_C      | NC                   |
| GPIOC_5                       | DIO           | UP                    | General purpose input/output bank C signal 5     | VDDIO_C      | NC                   |
| GPIOC_6                       | DIO           | UP                    | General purpose input/output bank C signal 6     | VDDIO_C      | NC                   |
| GPIOC_7                       | OD3.3V        | Z                     | General purpose input/output bank C signal 7     | VDDIO_C      | NC                   |
| VDDIO_C                       | Р             | -                     | Power supply for GPIO bank C                     | -            | NC                   |
| GPIOX - Refer to Table        | 3-7 for func  | tional multiplex in   | formation.                                       |              |                      |
| GPIOX_0                       | DIO           | Up                    | General purpose input/output bank X signal 0     | VDDIO_X      | NC                   |
| GPIOX_1                       | DIO           | Up                    | General purpose input/output bank X signal 1     | VDDIO_X      | NC                   |
| GPIOX_2                       | DIO           | Up                    | General purpose input/output bank X signal 2     | VDDIO_X      | NC                   |
| GPIOX_3                       | DIO           | Up                    | General purpose input/output bank X signal 3     | VDDIO_X      | NC                   |
| GPIOX_4                       | DIO           | Up                    | General purpose input/output bank X signal 4     | VDDIO_X      | NC                   |
| GPIOX_5                       | DIO           | Up                    | General purpose input/output bank X signal 5     | VDDIO_X      | NC                   |
| GPIOX_6                       | DIO           | Down                  | General purpose input/output bank X signal 6     | VDDIO_X      | NC                   |
| GPIOX_7                       | DIO           | Up                    | General purpose input/output bank X signal 7     | VDDIO_X      | NC                   |
| GPIOX_8                       | DIO           | Up                    | General purpose input/output bank X signal 8     | VDDIO_X      | NC                   |
| GPIOX_9                       | DIO           | Up                    | General purpose input/output bank X signal 9     | VDDIO_X      | NC                   |
| GPIOX_10                      | DIO           | Up                    | General purpose input/output bank X signal 10    | VDDIO_X      | NC                   |
| GPIOX_11                      | DIO           | Up                    | General purpose input/output bank X signal 11    | VDDIO_X      | NC                   |
| GPIOX_12                      | DIO           | Up                    | General purpose input/output bank X signal 12    | VDDIO_X      | NC                   |
| GPIOX_13                      | DIO           | Up                    | General purpose input/output bank X signal 13    | VDDIO_X      | NC                   |
| GPIOX_14                      | DIO           | Up                    | General purpose input/output bank X signal 14    | VDDIO_X      | NC                   |
| GPIOX_15                      | DIO           | Up                    | General purpose input/output bank X signal 15    | VDDIO_X      | NC                   |
| GPIOX_16                      | DIO           | Up                    | General purpose input/output bank X signal 16    | VDDIO_X      | NC                   |
| GPIOX_17                      | DIO           | Down                  | General purpose input/output bank X signal 17    | VDDIO_X      | NC                   |
| GPIOX_18                      | DIO           | Up                    | General purpose input/output bank X signal 18    | VDDIO_X      | NC                   |

| GPIOX_19 DIO Z General purpose input/output bank X signal 19 VDDIO_X  VDDIO_X P - Power supply for GPIO bank X -  GPIOH - Refer to Table 3-8 for functional multiplex information.  GPIOH_0 OD5V Z General purpose input/output bank H signal 0 VDDIO_H  GPIOH_1 OD5V Z General purpose input/output bank H signal 1 VDDIO_H  GPIOH_2 OD5V Z General purpose input/output bank H signal 2 VDDIO_H  GPIOH_3 OD5V Z General purpose input/output bank H signal 3 VDDIO_H  GPIOH_3 OD5V Z General purpose input/output bank H signal 3 VDDIO_H  GPIOH_4 DIO DOWN General purpose input/output bank H signal 4 VDDIO_H  GPIOH_5 DIO DOWN General purpose input/output bank H signal 5 VDDIO_H  GPIOH_6 DIO DOWN General purpose input/output bank H signal 6 VDDIO_H  GPIOH_7 DIO DOWN General purpose input/output bank H signal 7 VDDIO_H  GPIOH_8 OD5V Z General purpose input/output bank H signal 8 VDDIO_H  GPIOH_8 OD5V Z General purpose input/output bank H signal 8 VDDIO_H  GPIOH_8 OD5V Z General purpose input/output bank H signal 8 VDDIO_H  GPIOAO- Refer to Table 3-9 for functional multiplex information.  GPIOAO_0 DIO Up General purpose input/output bank AO signal 0 VDDIO_AO  GPIOAO_1 DIO Up General purpose input/output bank AO signal 1 VDDIO_AO  GPIOAO_2 DIO Down General purpose input/output bank AO signal 2 VDDIO_AO  GPIOAO_3 DIO Up General purpose input/output bank AO signal 3 VDDIO_AO  GPIOAO_4 DIO Down General purpose input/output bank AO signal 4 VDDIO_AO | NC N |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|
| GPIOH - Refer to Table 3-8 for functional multiplex information.  GPIOH_0 OD5V Z General purpose input/output bank H signal 0 VDDIO_H GPIOH_1 OD5V Z General purpose input/output bank H signal 1 VDDIO_H GPIOH_2 OD5V Z General purpose input/output bank H signal 2 VDDIO_H GPIOH_3 OD5V Z General purpose input/output bank H signal 2 VDDIO_H GPIOH_3 OD5V Z General purpose input/output bank H signal 3 VDDIO_H GPIOH_4 DIO DOWN General purpose input/output bank H signal 4 VDDIO_H GPIOH_5 DIO DOWN General purpose input/output bank H signal 5 VDDIO_H GPIOH_6 DIO DOWN General purpose input/output bank H signal 6 VDDIO_H GPIOH_7 DIO DOWN General purpose input/output bank H signal 7 VDDIO_H GPIOH_8 OD5V Z General purpose input/output bank H signal 8 VDDIO_H VDDIO_H P - Power supply for GPIO bank H  GPIOAO_Refer to Table 3-9 for functional multiplex information.  GPIOAO_0 DIO Up General purpose input/output bank AO signal 1 VDDIO_AO GPIOAO_1 DIO Down General purpose input/output bank AO signal 2 VDDIO_AO GPIOAO_3 DIO Up General purpose input/output bank AO signal 3 VDDIO_AO GPIOAO_3 DIO Up General purpose input/output bank AO signal 3 VDDIO_AO GPIOAO_4 DIO Down General purpose input/output bank AO signal 3 VDDIO_AO                                                                                                                                                                                                                                  | NC N |
| GPIOH_0 OD5V Z General purpose input/output bank H signal 0 VDDIO_H GPIOH_1 OD5V Z General purpose input/output bank H signal 1 VDDIO_H GPIOH_2 OD5V Z General purpose input/output bank H signal 2 VDDIO_H GPIOH_3 OD5V Z General purpose input/output bank H signal 3 VDDIO_H GPIOH_4 DIO DOWN General purpose input/output bank H signal 4 VDDIO_H GPIOH_5 DIO DOWN General purpose input/output bank H signal 5 VDDIO_H GPIOH_6 DIO DOWN General purpose input/output bank H signal 6 VDDIO_H GPIOH_7 DIO DOWN General purpose input/output bank H signal 6 VDDIO_H GPIOH_8 OD5V Z General purpose input/output bank H signal 7 VDDIO_H VDDIO_H P - Power supply for GPIO bank H GPIOAO - Refer to Table 3-9 for functional multiplex information. GPIOAO_0 DIO Up General purpose input/output bank AO signal 1 VDDIO_AO GPIOAO_1 DIO Down General purpose input/output bank AO signal 2 VDDIO_AO GPIOAO_3 DIO Up General purpose input/output bank AO signal 3 VDDIO_AO GPIOAO_4 DIO Down General purpose input/output bank AO signal 3 VDDIO_AO GPIOAO_4 DIO Down General purpose input/output bank AO signal 3 VDDIO_AO GPIOAO_4 DIO Down General purpose input/output bank AO signal 3 VDDIO_AO                                                                                                                                                                                                                                                                                             | NC N |
| GPIOH_1 OD5V Z General purpose input/output bank H signal 1 VDDIO_H GPIOH_2 OD5V Z General purpose input/output bank H signal 2 VDDIO_H GPIOH_3 OD5V Z General purpose input/output bank H signal 3 VDDIO_H GPIOH_4 DIO DOWN General purpose input/output bank H signal 4 VDDIO_H GPIOH_5 DIO DOWN General purpose input/output bank H signal 5 VDDIO_H GPIOH_6 DIO DOWN General purpose input/output bank H signal 6 VDDIO_H GPIOH_7 DIO DOWN General purpose input/output bank H signal 6 VDDIO_H GPIOH_8 OD5V Z General purpose input/output bank H signal 7 VDDIO_H VDDIO_H P - Power supply for GPIO bank H  GPIOAO - Refer to Table 3-9 for functional multiplex information.  GPIOAO_1 DIO Up General purpose input/output bank AO signal 1 VDDIO_AO GPIOAO_2 DIO Down General purpose input/output bank AO signal 2 VDDIO_AO GPIOAO_3 DIO Up General purpose input/output bank AO signal 3 VDDIO_AO GPIOAO_4 DIO Down General purpose input/output bank AO signal 3 VDDIO_AO GPIOAO_4 DIO Down General purpose input/output bank AO signal 4 VDDIO_AO                                                                                                                                                                                                                                                                                                                                                                                                                                        | NC N |
| GPIOH_2 OD5V Z General purpose input/output bank H signal 2 VDDIO_H GPIOH_3 OD5V Z General purpose input/output bank H signal 3 VDDIO_H GPIOH_4 DIO DOWN General purpose input/output bank H signal 4 VDDIO_H GPIOH_5 DIO DOWN General purpose input/output bank H signal 5 VDDIO_H GPIOH_6 DIO DOWN General purpose input/output bank H signal 6 VDDIO_H GPIOH_7 DIO DOWN General purpose input/output bank H signal 7 VDDIO_H GPIOH_8 OD5V Z General purpose input/output bank H signal 8 VDDIO_H VDDIO_H P - Power supply for GPIO bank H  GPIOAO - Refer to Table 3-9 for functional multiplex information.  GPIOAO_0 DIO Up General purpose input/output bank AO signal 0 VDDIO_AO GPIOAO_1 DIO Up General purpose input/output bank AO signal 1 VDDIO_AO GPIOAO_2 DIO Down General purpose input/output bank AO signal 2 VDDIO_AO GPIOAO_3 DIO Up General purpose input/output bank AO signal 3 VDDIO_AO GPIOAO_4 DIO Down General purpose input/output bank AO signal 3 VDDIO_AO GPIOAO_4 DIO Down General purpose input/output bank AO signal 3 VDDIO_AO                                                                                                                                                                                                                                                                                                                                                                                                                                     | NC         |
| GPIOH_3 OD5V Z General purpose input/output bank H signal 3 VDDIO_H GPIOH_4 DIO DOWN General purpose input/output bank H signal 4 VDDIO_H GPIOH_5 DIO DOWN General purpose input/output bank H signal 5 VDDIO_H GPIOH_6 DIO DOWN General purpose input/output bank H signal 6 VDDIO_H GPIOH_7 DIO DOWN General purpose input/output bank H signal 7 VDDIO_H GPIOH_8 OD5V Z General purpose input/output bank H signal 8 VDDIO_H VDDIO_H P - Power supply for GPIO bank H  GPIOAO - Refer to Table 3-9 for functional multiplex information.  GPIOAO_0 DIO Up General purpose input/output bank AO signal 0 VDDIO_AO GPIOAO_1 DIO Up General purpose input/output bank AO signal 1 VDDIO_AO GPIOAO_2 DIO Down General purpose input/output bank AO signal 2 VDDIO_AO GPIOAO_3 DIO Up General purpose input/output bank AO signal 3 VDDIO_AO GPIOAO_4 DIO Down General purpose input/output bank AO signal 4 VDDIO_AO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | NC NC NC NC NC NC NC NC NC               |
| GPIOH_4 DIO DOWN General purpose input/output bank H signal 4 VDDIO_H GPIOH_5 DIO DOWN General purpose input/output bank H signal 5 VDDIO_H GPIOH_6 DIO DOWN General purpose input/output bank H signal 6 VDDIO_H GPIOH_7 DIO DOWN General purpose input/output bank H signal 7 VDDIO_H GPIOH_8 OD5V Z General purpose input/output bank H signal 8 VDDIO_H VDDIO_H P - Power supply for GPIO bank H  GPIOAO - Refer to Table 3-9 for functional multiplex information.  GPIOAO_0 DIO Up General purpose input/output bank AO signal 0 VDDIO_AO GPIOAO_1 DIO Up General purpose input/output bank AO signal 1 VDDIO_AO GPIOAO_2 DIO Down General purpose input/output bank AO signal 2 VDDIO_AO GPIOAO_3 DIO Up General purpose input/output bank AO signal 3 VDDIO_AO GPIOAO_4 DIO Down General purpose input/output bank AO signal 3 VDDIO_AO GPIOAO_4 DIO Down General purpose input/output bank AO signal 4 VDDIO_AO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | NC NC NC NC NC NC NC                     |
| GPIOH_5 DIO DOWN General purpose input/output bank H signal 5 VDDIO_H  GPIOH_6 DIO DOWN General purpose input/output bank H signal 6 VDDIO_H  GPIOH_7 DIO DOWN General purpose input/output bank H signal 7 VDDIO_H  GPIOH_8 OD5V Z General purpose input/output bank H signal 8 VDDIO_H  VDDIO_H P - Power supply for GPIO bank H  GPIOAO - Refer to Table 3-9 for functional multiplex information.  GPIOAO_0 DIO Up General purpose input/output bank AO signal 0 VDDIO_AO  GPIOAO_1 DIO Up General purpose input/output bank AO signal 1 VDDIO_AO  GPIOAO_2 DIO Down General purpose input/output bank AO signal 2 VDDIO_AO  GPIOAO_3 DIO Up General purpose input/output bank AO signal 3 VDDIO_AO  GPIOAO_3 DIO Up General purpose input/output bank AO signal 3 VDDIO_AO  GPIOAO_4 DIO Down General purpose input/output bank AO signal 4 VDDIO_AO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | NC<br>NC<br>NC<br>NC                     |
| GPIOH_6 DIO DOWN General purpose input/output bank H signal 6 VDDIO_H  GPIOH_7 DIO DOWN General purpose input/output bank H signal 7 VDDIO_H  GPIOH_8 OD5V Z General purpose input/output bank H signal 8 VDDIO_H  VDDIO_H P - Power supply for GPIO bank H  GPIOAO - Refer to Table 3-9 for functional multiplex information.  GPIOAO_0 DIO Up General purpose input/output bank AO signal 0 VDDIO_AO  GPIOAO_1 DIO Up General purpose input/output bank AO signal 1 VDDIO_AO  GPIOAO_2 DIO Down General purpose input/output bank AO signal 2 VDDIO_AO  GPIOAO_3 DIO Up General purpose input/output bank AO signal 3 VDDIO_AO  GPIOAO_4 DIO Down General purpose input/output bank AO signal 3 VDDIO_AO  GPIOAO_4 DIO Down General purpose input/output bank AO signal 4 VDDIO_AO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | NC<br>NC<br>NC                           |
| GPIOH_7 DIO DOWN General purpose input/output bank H signal 7 VDDIO_H  GPIOH_8 OD5V Z General purpose input/output bank H signal 8 VDDIO_H  VDDIO_H P - Power supply for GPIO bank H  GPIOAO - Refer to Table 3-9 for functional multiplex information.  GPIOAO_0 DIO Up General purpose input/output bank AO signal 0 VDDIO_AO  GPIOAO_1 DIO Up General purpose input/output bank AO signal 1 VDDIO_AO  GPIOAO_2 DIO Down General purpose input/output bank AO signal 2 VDDIO_AO  GPIOAO_3 DIO Up General purpose input/output bank AO signal 3 VDDIO_AO  GPIOAO_4 DIO Down General purpose input/output bank AO signal 3 VDDIO_AO  GPIOAO_4 DIO Down General purpose input/output bank AO signal 4 VDDIO_AO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | NC<br>NC                                 |
| GPIOH_8 OD5V Z General purpose input/output bank H signal 8 VDDIO_H  VDDIO_H P - Power supply for GPIO bank H  GPIOAO - Refer to Table 3-9 for functional multiplex information.  GPIOAO_0 DIO Up General purpose input/output bank AO signal 0 VDDIO_AO  GPIOAO_1 DIO Up General purpose input/output bank AO signal 1 VDDIO_AO  GPIOAO_2 DIO Down General purpose input/output bank AO signal 2 VDDIO_AO  GPIOAO_3 DIO Up General purpose input/output bank AO signal 3 VDDIO_AO  GPIOAO_4 DIO Down General purpose input/output bank AO signal 3 VDDIO_AO  GPIOAO_4 DIO Down General purpose input/output bank AO signal 4 VDDIO_AO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | NC<br>NC                                 |
| VDDIO_H P - Power supply for GPIO bank H - GPIOAO - Refer to Table 3-9 for functional multiplex information.  GPIOAO_0 DIO Up General purpose input/output bank AO signal 0 VDDIO_AO GPIOAO_1 DIO Up General purpose input/output bank AO signal 1 VDDIO_AO GPIOAO_2 DIO Down General purpose input/output bank AO signal 2 VDDIO_AO GPIOAO_3 DIO Up General purpose input/output bank AO signal 3 VDDIO_AO GPIOAO_4 DIO Down General purpose input/output bank AO signal 3 VDDIO_AO GPIOAO_4 DIO Down General purpose input/output bank AO signal 4 VDDIO_AO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | NC                                       |
| GPIOAO - Refer to Table 3-9 for functional multiplex information.  GPIOAO_0 DIO Up General purpose input/output bank AO signal 0 VDDIO_AO  GPIOAO_1 DIO Up General purpose input/output bank AO signal 1 VDDIO_AO  GPIOAO_2 DIO Down General purpose input/output bank AO signal 2 VDDIO_AO  GPIOAO_3 DIO Up General purpose input/output bank AO signal 3 VDDIO_AO  GPIOAO_4 DIO Down General purpose input/output bank AO signal 4 VDDIO_AO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                          |
| GPIOAO_0 DIO Up General purpose input/output bank AO signal 0 VDDIO_AO GPIOAO_1 DIO Up General purpose input/output bank AO signal 1 VDDIO_AO GPIOAO_2 DIO Down General purpose input/output bank AO signal 2 VDDIO_AO GPIOAO_3 DIO Up General purpose input/output bank AO signal 3 VDDIO_AO GPIOAO_4 DIO Down General purpose input/output bank AO signal 4 VDDIO_AO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | NC                                       |
| GPIOAO_1 DIO Up General purpose input/output bank AO signal 1 VDDIO_AO  GPIOAO_2 DIO Down General purpose input/output bank AO signal 2 VDDIO_AO  GPIOAO_3 DIO Up General purpose input/output bank AO signal 3 VDDIO_AO  GPIOAO_4 DIO Down General purpose input/output bank AO signal 4 VDDIO_AO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | NC                                       |
| GPIOAO_1 DIO Up General purpose input/output bank AO signal 1 VDDIO_AO  GPIOAO_2 DIO Down General purpose input/output bank AO signal 2 VDDIO_AO  GPIOAO_3 DIO Up General purpose input/output bank AO signal 3 VDDIO_AO  GPIOAO_4 DIO Down General purpose input/output bank AO signal 4 VDDIO_AO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                          |
| GPIOAO_3 DIO Up General purpose input/output bank AO signal 3 VDDIO_AO GPIOAO_4 DIO Down General purpose input/output bank AO signal 4 VDDIO_AO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | NC                                       |
| GPIOAO_4 DIO Down General purpose input/output bank AO signal 4 VDDIO_AO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | NC                                       |
| GPIOAO_4 DIO Down General purpose input/output bank AO signal 4 VDDIO_AO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | NC                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | NC                                       |
| GPIOAO_5 DIO Up General purpose input/output bank AO signal 5 VDDIO_AO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | NC                                       |
| GPIOAO_6 DIO Down General purpose input/output bank AO signal 6 VDDIO_AO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | NC                                       |
| GPIOAO_7 DIO Up General purpose input/output bank AO signal 7 VDDIO_AO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | NC                                       |
| GPIOAO_8 DIO Up General purpose input/output bank AO signal 8 VDDIO_AO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | NC                                       |
| GPIOAO 9 DIO Down General purpose input/output bank AO signal 9 VDDIO AO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | NC                                       |
| GPIOAO_10 DIO Up General purpose input/output bank AO signal 10 VDDIO_AO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | NC                                       |
| GPIOAO_11 DIO Down General purpose input/output bank AO signal 11 VDDIO_AO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | NC                                       |
| TEST_N  DIO  UP  SOC test pin and general purpose input/output bank AO signal 12. Should be pulled up during normal power-on.  VDDIO_AO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | NC                                       |
| RESET_N Input DOWN System reset input VDDIO_AO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | To<br>RESET_N                            |
| VDDIO_AO P - Power supply for GPIO bank AO VDDIO_AO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | To<br>VDDIO_AO                           |
| GPIOE- Refer to Table 3-10 for functional multiplex information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                          |
| GPIOE_0 DIO Z General purpose input/output bank E signal 0 VDD18_AO_XTAL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | NC                                       |
| GPIOE_1 DIO Z General purpose input/output bank E signal 1 VDD18_AO_XTAL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | NC                                       |
| GPIOE_2 DIO Z General purpose input/output bank E signal 2 VDD18_AO_XTAL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | NC                                       |
| VDD18_AO_XTAL P - Power supply for GPIO bank E and XTAL, IOVREF -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | To<br>VDD18_AO<br>_XTAL                  |
| SARADC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | _                                        |
| SARADC_CH0         AI         -         ADC channel 0 input         AVDD18_SARADC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | NC                                       |
| SARADC_CH1         AI         -         ADC channel 1 input         AVDD18_SARADC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | NC                                       |
| SARADC_CH2 AI - ADC channel 2 input AVDD18_SARADC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | NC                                       |
| SARADC_CH3 AI - ADC channel 3 input AVDD18_SARADC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | NC                                       |
| AVDD18_SARADC P - Analog power supply for SARADC -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | To 1.8V                                  |
| CVBS OUT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                          |
| CVBS_COMP A - CVBS external compensation capacitor connection AVDD18_CVBS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | NC                                       |

| Net Name                   | Туре             | Default<br>Pull UP/DN | Description                                   | Power Domain  | If Unused |
|----------------------------|------------------|-----------------------|-----------------------------------------------|---------------|-----------|
| CVBS_IOUT                  | AO               | -                     | Video DAC output                              | AVDD18_CVBS   | NC        |
| CVBS_RSET                  | А                | -                     | CVBS output strength setting resistor         | AVDD18_CVBS   | NC        |
| CVBS_VREF                  | А                | -                     | CVBS reference voltage filter cap             | AVDD18_CVBS   | NC        |
| AVDD18_CVBS                | Р                | -                     | 1.8 V Analog power supply for CVBS_OUT        | -             | To 1.8V   |
| номі тх                    |                  |                       |                                               |               |           |
| HDMITX_0P                  | AO               | -                     | HDMI TMDS data0 positive output               | HDMITX_AVDD33 | NC        |
| HDMITX_0N                  | AO               | -                     | HDMI TMDS data0 negative output               | HDMITX_AVDD33 | NC        |
| HDMITX_1P                  | AO               | -                     | HDMI TMDS data1 positive output               | HDMITX_AVDD33 | NC        |
| HDMITX_1N                  | AO               | -                     | HDMI TMDS data1 negative output               | HDMITX_AVDD33 | NC        |
| HDMITX_2P                  | AO               | -                     | HDMI TMDS data1 positive output               | HDMITX_AVDD33 | NC        |
| HDMITX_2N                  | AO               | -                     | HDMI TMDS data1 negative output               | HDMITX_AVDD33 | NC        |
| HDMITX_CKP                 | AO               | -                     | HDMI TMDS clock positive output               | HDMITX_AVDD33 | NC        |
| HDMITX_CKN                 | AO               | -                     | HDMI TMDS clock negative output               | HDMITX_AVDD33 | NC        |
| HDMI_REXT                  | А                | -                     | HDMI output strength setting resistor         | HDMI_AVDD18   | NC        |
| HDMI_CEXT                  | А                | -                     | HDMI TX external filter cap                   | HDMI_AVDD18   | NC        |
| AVDD33_ HDMI               | Р                | -                     | Analog power supply 3.3V for HDMI             | -             | To 3.3V   |
| AVDD18_HDMI                | Р                | -                     | Analog power supply 1.8V for HDMI             | -             | To 1.8V   |
| AVDD0V8_HDMI               | Р                | -                     | Power supply 0.8V for HDMI                    | -             | To VDDEE  |
| <b>DRAM</b> - Refer to Tab | le 3-11 for fund | tional multiplex i    | nformation.                                   |               |           |
| AC_0                       | DO               | -                     | DDR PHY address/command/control signal bit 0  | VDDQ          | NC        |
| AC_1                       | DO               | -                     | DDR PHY address/command/control signal bit 1  | VDDQ          | NC        |
| AC_2                       | DO               | -                     | DDR PHY address/command/control signal bit 2  | VDDQ          | NC        |
| AC_3                       | DO               | -                     | DDR PHY address/command/control signal bit 3  | VDDQ          | NC        |
| AC_4                       | DO               | -                     | DDR PHY address/command/control signal bit 4  | VDDQ          | NC        |
| AC_5                       | DO               | -                     | DDR PHY address/command/control signal bit 5  | VDDQ          | NC        |
| AC_6                       | DO               | -                     | DDR PHY address/command/control signal bit 6  | VDDQ          | NC        |
| AC_7                       | DO               | -                     | DDR PHY address/command/control signal bit 7  | VDDQ          | NC        |
| AC_8                       | DO               | -                     | DDR PHY address/command/control signal bit 8  | VDDQ          | NC        |
| AC_9                       | DO               | -                     | DDR PHY address/command/control signal bit 9  | VDDQ          | NC        |
| AC_10                      | DO               | - 4 (7)               | DDR PHY address/command/control signal bit 10 | VDDQ          | NC        |
| AC_11                      | DO 🔺             | -                     | DDR PHY address/command/control signal bit 11 | VDDQ          | NC        |
| AC_12                      | DO               |                       | DDR PHY address/command/control signal bit 12 | VDDQ          | NC        |
| AC_13                      | DO               | -                     | DDR PHY address/command/control signal bit 13 | VDDQ          | NC        |
| AC_13                      | DO               | _                     | DDR PHY address/command/control signal bit 14 | VDDQ          | NC        |
| AC_14                      | DO               | _                     | DDR PHY address/command/control signal bit 15 | VDDQ          | NC        |
|                            | DO               | _                     | DDR PHY address/command/control signal bit 16 | VDDQ          |           |
| AC_16                      | DO               | _                     | DDR PHY address/command/control signal bit 17 | -             | NC        |
| AC_17                      |                  |                       |                                               | VDDQ          | NC        |
| AC_18                      | DO               | -                     | DDR PHY address/command/control signal bit 18 | VDDQ          | NC        |
| AC_20                      | DO               | -                     | DDR PHY address/command/control signal bit 20 | VDDQ          | NC        |
| AC_21                      | DO               | -                     | DDR PHY address/command/control signal bit 21 | VDDQ          | NC        |
| AC_22                      | DO               | -                     | DDR PHY address/command/control signal bit 22 | VDDQ          | NC        |
| AC_23                      | DO               | -                     | DDR PHY address/command/control signal bit 23 | VDDQ          | NC        |
| AC_24                      | DO               | -                     | DDR PHY address/command/control signal bit 24 | VDDQ          | NC        |
| AC_25                      | DO               | -                     | DDR PHY address/command/control signal bit 25 | VDDQ          | NC        |
| AC_26                      | DO               | -                     | DDR PHY address/command/control signal bit 26 | VDDQ          | NC        |

| Net Name | Туре  | Default<br>Pull UP/DN | Description                                   | Power Domain | If Unused |
|----------|-------|-----------------------|-----------------------------------------------|--------------|-----------|
| AC_28    | DO    | =                     | DDR PHY address/command/control signal bit 28 | VDDQ         | NC        |
| AC_29    | DO    | -                     | DDR PHY address/command/control signal bit 29 | VDDQ         | NC        |
| AC_30    | DO    | -                     | DDR PHY address/command/control signal bit 30 | VDDQ         | NC        |
| AC_31    | DO    | -                     | DDR PHY address/command/control signal bit 31 | VDDQ         | NC        |
| AC_32    | DO    | -                     | DDR PHY address/command/control signal bit 32 | VDDQ         | NC        |
| AC_33    | DO    | -                     | DDR PHY address/command/control signal bit 33 | VDDQ         | NC        |
| AC_34    | DO    | -                     | DDR PHY address/command/control signal bit 34 | VDDQ         | NC        |
| AC_35    | DO    | -                     | DDR PHY address/command/control signal bit 35 | VDDQ         | NC        |
| AC_36    | DO    | -                     | DDR PHY address/command/control signal bit 36 | VDDQ         | NC        |
| AC_37    | DO    | -                     | DDR PHY address/command/control signal bit 37 | VDDQ         | NC        |
| AC_38    | DO    | -                     | DDR PHY address/command/control signal bit 38 | VDDQ         | NC        |
| DDR_RSTn | DO    | -                     | DDR3/DDR4/LPDDR4 RSTn                         | VDDQ         | NC        |
| DDR_DQ0  | DIO   | -                     | DRAM data bus bit 0                           | VDDQ         | To DRAM   |
| DDR_DQ1  | DIO   | -                     | DRAM data bus bit 1                           | VDDQ         | To DRAM   |
| DDR_DQ2  | DIO   | -                     | DRAM data bus bit 2                           | VDDQ         | To DRAM   |
| DDR_DQ3  | DIO   | -                     | DRAM data bus bit 3                           | VDDQ         | To DRAM   |
| DDR_DQ4  | DIO   | -                     | DRAM data bus bit 4                           | VDDQ         | To DRAM   |
| DDR_DQ5  | DIO   | -                     | DRAM data bus bit 5                           | VDDQ         | To DRAM   |
| DDR_DQ6  | DIO   | -                     | DRAM data bus bit 6                           | VDDQ         | To DRAM   |
| DDR_DQ7  | DIO   | -                     | DRAM data bus bit 7                           | VDDQ         | To DRAM   |
| DDR_DQ8  | DIO   | -                     | DRAM data bus bit 8                           | VDDQ         | To DRAM   |
| DDR_DQ9  | DIO   | -                     | DRAM data bus bit 9                           | VDDQ         | To DRAM   |
| DDR_DQ10 | DIO   | -                     | DRAM data bus bit 10                          | VDDQ         | To DRAM   |
| DDR_DQ11 | DIO   | -                     | DRAM data bus bit 11                          | VDDQ         | To DRAM   |
| DDR_DQ12 | DIO   | -                     | DRAM data bus bit 12                          | VDDQ         | To DRAM   |
| DDR_DQ13 | DIO   | -                     | DRAM data bus bit 13                          | VDDQ         | To DRAM   |
| DDR_DQ14 | DIO   | -                     | DRAM data bus bit 14                          | VDDQ         | To DRAM   |
| DDR_DQ15 | DIO   | -                     | DRAM data bus bit 15                          | VDDQ         | To DRAM   |
| DDR_DQ16 | DIO   | -                     | DRAM data bus bit 16                          | VDDQ         | NC        |
| DDR_DQ17 | DIO   | -10                   | DRAM data bus bit 17                          | VDDQ         | NC        |
| DDR_DQ18 | DIO 🍐 | -                     | DRAM data bus bit 18                          | VDDQ         | NC        |
| DDR_DQ19 | DIO   |                       | DRAM data bus bit 19                          | VDDQ         | NC        |
| DDR_DQ20 | DIO   | -                     | DRAM data bus bit 20                          | VDDQ         | NC        |
| DDR_DQ21 | DIO   | -                     | DRAM data bus bit 21                          | VDDQ         | NC        |
| DDR_DQ22 | DIO   | -                     | DRAM data bus bit 22                          | VDDQ         | NC        |
| DDR_DQ23 | DIO   | -                     | DRAM data bus bit 23                          | VDDQ         | NC        |
| DDR_DQ24 | DIO   | -                     | DRAM data bus bit 24                          | VDDQ         | NC        |
| DDR_DQ25 | DIO   | -                     | DRAM data bus bit 25                          | VDDQ         | NC        |
| DDR_DQ26 | DIO   | -                     | DRAM data bus bit 26                          | VDDQ         | NC        |
| DDR_DQ27 | DIO   | -                     | DRAM data bus bit 27                          | VDDQ         | NC        |
| DDR_DQ28 | DIO   | -                     | DRAM data bus bit 28                          | VDDQ         | NC        |
| DDR_DQ29 | DIO   | -                     | DRAM data bus bit 29                          | VDDQ         | NC        |
| DDR_DQ30 | DIO   | -                     | DRAM data bus bit 30                          | VDDQ         | NC        |
| DDR_DQ31 | DIO   | -                     | DRAM data bus bit 31                          | VDDQ         | NC        |
| DDR_DQM0 | DIO   | -                     | DRAM data mask 0                              | VDDQ         | To DRAM   |

| Net Name      | Туре | Default<br>Pull UP/DN | Description                                                                             | Power Domain | If Unused           |
|---------------|------|-----------------------|-----------------------------------------------------------------------------------------|--------------|---------------------|
| DDR_DQM1      | DIO  | -                     | DRAM data mask 1                                                                        | VDDQ         | To DRAM             |
| DDR_DQM2      | DIO  | -                     | DRAM data mask 2                                                                        | VDDQ         | NC                  |
| DDR_DQM3      | DIO  | -                     | DRAM data mask 3                                                                        | VDDQ         | NC                  |
| DDR_DQSP0     | DIO  | -                     | DRAM data strobe 0                                                                      | VDDQ         | To DRAM             |
| DDR_DQSN0     | DIO  | -                     | DRAM data strobe 0 complementary                                                        | VDDQ         | To DRAM             |
| DDR_DQSP1     | DIO  | -                     | DRAM data strobe 1                                                                      | VDDQ         | To DRAM             |
| DDR_DQSN1     | DIO  | -                     | DRAM data strobe 1 complementary                                                        | VDDQ         | To DRAM             |
| DDR_DQSP2     | DIO  | -                     | DRAM data strobe 2                                                                      | VDDQ         | NC                  |
| DDR_DQSN2     | DIO  | -                     | DRAM data strobe 2 complementary                                                        | VDDQ         | NC                  |
| DDR_DQSP3     | DIO  | -                     | DRAM data strobe 3                                                                      | VDDQ         | NC                  |
| DDR_DQSN3     | DIO  | =                     | DRAM data strobe 3 complementary                                                        | VDDQ         | NC                  |
| PZQ           | Α    | -                     | DRAM reference pin for ZQ calibration                                                   | VDDQ         | To GND by<br>240ohm |
| PVREF         |      |                       | DRAM reference voltage                                                                  | VDDQ         | To GND by capacitor |
| AVDD_DDRPLL   | Р    |                       | Analog power supply for DDRPLL                                                          | -            | To DDR<br>VDDQ      |
| USB           |      |                       |                                                                                         |              |                     |
| USBHOST_A_DP  | AIO  | -                     | USB 2.0 Port A positive data signal (Host only)                                         | AVDD33_USB   | NC                  |
| USBHOST_A_DM  | AIO  | -                     | USB 2.0 Port A negative data signal (Host only)                                         | AVDD33_USB   | NC                  |
| USBOTG_B_DP   | AIO  | -                     | USB 2.0 Port B positive data signal (OTG)                                               | AVDD33_USB   | NC                  |
| USBOTG_B_DM   | AIO  | -                     | USB 2.0 Port B negative data signal (OTG)                                               | AVDD33_USB   | NC                  |
| USBOTG_B_ID   | AIO  | -                     | USB OTG mini-receptacle identifier (Internal 12.8K $\Omega$ pull-up resistor to AVDD18) | AVDD18_USB   | NC                  |
| USBOTG_B_VBUS | AIO  | -                     | USB OTG cable power detection                                                           | AVDD18_USB   | NC                  |
| USB_TXRTUNE   | AIO  | -                     | USB 2.0 Port A B host output strength setting resistor                                  | AVDD18_USB   | NC                  |
| AVDD33_USB    | Р    | -                     | 3.3V Power supply for USB                                                               | -            | To 3.3V             |
| AVDD18_USB    | Р    | -                     | 1.8V Power supply for USB                                                               | -            | To 1.8V             |
| Ethernet      |      |                       |                                                                                         |              |                     |
| ENET_ATP      | AIO  | -                     | Ethernet PHY analog test pin                                                            | AVDD18_NET   | NC                  |
| ENET_EXTRES   | А    |                       | Ethernet PHY external resistor connection                                               | AVDD18_NET   | NC                  |
| ENET_RXN      | AIO  | -70                   | Ethernet PHY receive date negative input                                                | AVDD18_NET   | NC                  |
| ENET_RXP      | AIO  | -(0)                  | Ethernet PHY receive data positive input                                                | AVDD18_NET   | NC                  |
| ENET_TXN      | AIO  |                       | Ethernet PHY transmit data negative output                                              | AVDD18_NET   | NC                  |
| ENET_TXP      | AIO  | -                     | Ethernet PHY transmit data positive output                                              | AVDD18_NET   | NC                  |
| AVDD18_ENET   | AP   | -                     | Analog 1.8V power supply for Ethernet module                                            | -            | To 1.8V             |
| DSI           |      |                       |                                                                                         | 1            | ľ                   |
| DSI_CEXT      | A    | -                     | MIPI DSI external filter capacitor                                                      | AVDD18_DSI   | NC                  |
| DSI_CLKN      | AO   | -                     | MIPI DSI clock negative output                                                          | AVDD18_DSI   | NC                  |
| DSI_CLKP      | AO   | -                     | MIPI DSI clock positive output                                                          | AVDD18_DSI   | NC                  |
| DSI_D0N       | AIO  | -                     | MIPI DSI data0 negative output or Bidirectional in LP mode                              | AVDD18_DSI   | NC                  |
| DSI_DOP       | AIO  | -                     | MIPI DSI data0 positive output or Bidirectional in LP mode                              | AVDD18_DSI   | NC                  |
| DSI_D1N       | AO   | -                     | MIPI DSI data1 negative output                                                          | AVDD18_DSI   | NC                  |
| DSI_D1P       | AO   | -                     | MIPI DSI data1 positive output                                                          | AVDD18_DSI   | NC                  |
| DSI_D2N       | AO   | -                     | MIPI DSI data2 negative output                                                          | AVDD18_DSI   | NC                  |
| DSI_D2P       | AO   | -                     | MIPI DSI data2 positive output                                                          | AVDD18_DSI   | NC                  |
| DSI_D3N       | AO   | _                     | MIPI DSI data3 negative output                                                          | AVDD18_DSI   | NC                  |

| Net Name           | Туре     | Default<br>Pull UP/DN | Description                                              | Power Domain   | If Unused |
|--------------------|----------|-----------------------|----------------------------------------------------------|----------------|-----------|
| DSI_D3P            | AO       | -                     | MIPI DSI data3 positive output                           | AVDD18_DSI     | NC        |
| DSI_R1K            | Α        | -                     | MIPI DSI reference current setting resistor with 1K ohm  | AVDD18_DSI     | NC        |
| DSI_R600           | Α        | -                     | MIPI DSI reference voltage setting resistor with 604 ohm | AVDD18_DSI     | NC        |
| AVDD18_MIPIDSI     | AP       | -                     | MIPI-DSI power supply                                    | -              | To 1.8V   |
| CSI                |          |                       |                                                          |                |           |
| CSI_DO_N           | AIO      | -                     | MIPI CSI data 0 negative input                           | AVDD18_MIPICSI | NC        |
| CSI_DO_P           | AIO      | -                     | MIPI CSI data 0 positive input                           | AVDD18_MIPICSI | NC        |
| CSI_D1_N           | Al       | -                     | MIPI CSI data 1 negative input                           | AVDD18_MIPICSI | NC        |
| CSI_D1_P           | Al       | -                     | MIPI CSI data 1 positive input                           | AVDD18_MIPICSI | NC        |
| CSI_D2_N           | AIO      | -                     | MIPI CSI data 2 negative input                           | AVDD18_MIPICSI | NC        |
| CSI_D2_P           | AIO      | -                     | MIPI CSI data 2 positive input                           | AVDD18_MIPICSI | NC        |
| CSI_D3_N           | Al       | -                     | MIPI CSI data 3 negative input                           | AVDD18_MIPICSI | NC        |
| CSI_D3_P           | Al       | -                     | MIPI CSI data 3 positive input                           | AVDD18_MIPICSI | NC        |
| CSI_CLKA_N         | Al       | -                     | MIPI CSI CLK negative input for channel A                | AVDD18_MIPICSI | NC        |
| CSI_CLKA_P         | Al       | -                     | MIPI CSI CLK positive input for channel A                | AVDD18_MIPICSI | NC        |
| CSI_CLKB_N         | Al       | -                     | MIPI CSI CLK negative input for channel B                | AVDD18_MIPICSI | NC        |
| CSI_CLKB_P         | Al       | -                     | MIPI CSI CLK positive input for channel B                | AVDD18_MIPICSI | NC        |
| AVDD18_MIPICSI     | AP       | -                     | MIPI-CSI power supply                                    | -              | To 1.8V   |
| Audio DAC          | L        |                       |                                                          |                | 1         |
| LOLN               | AO       | -                     | Audio DAC line-out left channel negative signal          | AVDD18_Audio   | NC        |
| LOLP               | AO       | -                     | Audio DAC line-out left channel positive signal          | AVDD18_Audio   | NC        |
| LORN               | AO       | -                     | Audio DAC line-out right channel negative signal         | AVDD18_Audio   | NC        |
| LORP               | AO       | -                     | Audio DAC line-out right channel positive signal         | AVDD18_Audio   | NC        |
| REFP               | Α        | -                     | Audio DAC positive reference voltage                     | AVDD18_Audio   | NC        |
| VMID               | Α        | -                     | Audio DAC external filter cap connection                 | AVDD18_Audio   | NC        |
| AVDD18_AUDIO       | AP       | -                     | Analog 1.8V for Audio DAC                                | -              | To 1.8V   |
| AVSS_Audio         | AP       | -                     | Analog power ground for Audio DAC                        | -              | To VSS    |
| PCIE               | 1        |                       |                                                          |                | 1         |
| PCIE_CLK_n         | AO       | -                     | PCIE reference clock negative signal                     | AVDD18_PCIE    | NC        |
| PCIE_CLK_p         | AO       | - \                   | PCIE reference clock positive signal                     | AVDD18_PCIE    | NC        |
| PCIE_REXT          | AIO 👝    | -                     | PCIE output strength setting resistor                    | AVDD18_PCIE    | NC        |
| PCIE_RXN           | AI       |                       | PCIE or USB3.0input negative signal                      | AVDD18_PCIE    | NC        |
| PCIE_RXP           | Al       | -                     | PCIE or USB3.0input positive signal                      | AVDD18_PCIE    | NC        |
| PCIE_TXN           | AO       | -                     | PCIE or USB3.0 output negative signal                    | AVDD18_PCIE    | NC        |
| PCIE_TXP           | AO       | -                     | PCIE or USB3.0output positive signal                     | AVDD18_PCIE    | NC        |
| AVDD0V8_USB_PCI    | АР       | -                     | Analog 0.8V power supply for USB and PCIE                | -              | To VDD_EE |
| AVDD18_PCIE        | AP       | -                     | Analog 1.8V power supply for PCIE                        | -              | To 1.8V   |
| HCSL_REXT          | AIO      | -                     | PCIE reference clk output strength setting resistor      | AVDD18_PCIE    | NC        |
| AVSS_HCSL          | AP       | -                     | Analog ground for PCIE reference module clock            | -              | To VSS    |
| System Clock & PLL | 1        | I                     | 1                                                        | L              | 1         |
| SYS_OSCIN          | Al       | -                     | 24MHz crystal oscillator input                           | VDD18_AO_XTAL  | To XTAL   |
| SYS_OSCOUT         | AO       | -                     | 24MHz crystal oscillator output                          | VDD18_AO_XTAL  | To XTAL   |
| Analog Power       | <u> </u> | <u>I</u>              | · · · · · · · · · · · · · · · · · · ·                    | <u> </u>       | <u> </u>  |
| AVDD18_Audio       | AP       |                       | Analog power of Audio DAC                                | -              | To 1.8V   |
| AVDD18_MIPIDSI     | AP       |                       | Analog power of MIPIDSI                                  | -              | To 1.8V   |
|                    | 1        |                       | Ur: ==:                                                  |                | /         |

| Net Name       | Туре | Default<br>Pull UP/DN | Description                                  | Power Domain | If Unused               |
|----------------|------|-----------------------|----------------------------------------------|--------------|-------------------------|
| AVDD18_DPLL    | AP   | -                     | Analog power of System PLL                   | -            | To 1.8V                 |
| AVSS_ENETPLL   | AP   | -                     | Ground of Ethernet PLL                       |              | To GND                  |
| AVSS_AMPLL     | AP   | -                     | Ground of DDR AM_ PLL                        | -            | To GND                  |
| AVSS_HPLL      | AP   | -                     | Ground of HDMI PLL                           | -            | To GND                  |
| AVSS_PLL       | AP   | -                     | Ground of System PLL                         | -            | To GND                  |
| AVSS_Audio     | AP   |                       | Ground of Audio digital-analog converter     | -            | To GND                  |
| AVSS_CVBS      | AP   |                       | Ground of CVBS digital-analog converter      | -            | To GND                  |
| Digital Power  | •    | •                     | •                                            |              |                         |
| VDDCPU_A       | Р    | -                     | Power supply for CPU (Cortex A73)            | -            | To<br>VDDCPU_A          |
| VDDCPU_B       | Р    | -                     | Power supply for CPU (Cortex A53)            | - (6)        | To<br>VDDCPU_B          |
| VDDQ           | Р    | -                     | DDR IO Power supply for DDR PHY              | 7.07         | To VDDQ                 |
| VDD_DDR        | Р    | -                     | Core Power supply for DDR PHY                |              | To VDD_EE               |
| VDD_EE         | Р    | -                     | Power supply for GPU and core logic          | -            | To VDD_EE               |
| VDD18_AO_XTAL  | Р    | -                     | 1.8V Power supply for Always On Domain       | _            | To<br>VDD18_AO<br>_XTAL |
| VDDAO_0V8      | Р    | -                     | 0.8V power supply for AO, XTAL and M3/M4 CPU | -            | To<br>VDDAO_0V<br>8     |
| VDDIO_A        | Р    | -                     | Power supply for GPIO bank A                 | -            | NC                      |
| VDDIO_BOOT     | Р    |                       | Power supply for GPIO bank BOOT              | -            | NC                      |
| VDDIO_C        | Р    |                       | Power supply for GPIO bank C                 | -            | NC                      |
| VDDIO_H        | Р    |                       | Power supply for GPIO bank H                 | -            | NC                      |
| VDDIO_X        | Р    |                       | Power supply for GPIO bank X                 | -            | NC                      |
| VDDIO_Z        | Р    | -                     | Power supply for GPIO bank Z                 | -            | NC                      |
| Digital Ground | ı    |                       | 40                                           |              |                         |
| DVSS           | Р    | -                     | Digital power ground                         | -            | To GND                  |

#### Abbreviations:

- DI = Digital input pin
- DO = Digital output pin
- DIO = Digital input/output pin
- OD3.3V = 3.3V input tolerant open drain (OD) output pin, need external pull up
- OD5V = 5V input tolerant open drain (OD) output pin, need external pull up
- A = Analog setting or filtering pin
- AI = Analog input pin
- AO = Analog output pin
- AIO = Analog input/output pin
- P = Power pin
- AP = Analog power pin
- NC = No connection
- UP = Pull-Up
- DOWN = Pull-down
- Z = Tri-State

# 3.4 Pin Multiplexing Tables

Multiple usage pins are used to conserve pin consumption for different features. The A311D devices can be used in many different applications but each application will not utilize all the on chip features. As a result, some of the features share the same pin. Most of the multiple usage pins can be used as a GPIO pin as well.

Table 3-3. GPIOZ\_x Multi-Function Pin

| Pin Name | Fun1             | Func2        | Func3         | Func4         | Func5      | Func6             | Func7         |
|----------|------------------|--------------|---------------|---------------|------------|-------------------|---------------|
| GPIOZ_0  | ETH_MDIO         | BT656_A_VS   | ISO7816_CLK   | I2C_EE_M0_SDA | PWM_B      | -                 | -             |
| GPIOZ_1  | ETH_MDC          | BT656_A_HS   | ISO7816_DATA  | I2C_EE_M0_SCL | PWM_C      | =                 | -             |
| GPIOZ_2  | ETH_RGMII_RX_CLK | PWM_D        |               | TDMC_D0       | SDCARD_D0  | TDMC_DIN0         | PDM_DIN0      |
| GPIOZ_3  | ETH_RX_DV        | BT656_A_CLK  |               | TDMC_D1       | SDCARD_D1  | TDMC_DIN1         | PDM_DIN1      |
| GPIOZ_4  | ETH_RXD0         | BT656_A_DIN0 |               | TDMC_D2       | SDCARD_D2  | TDMC_DIN2         | PDM_DIN2      |
| GPIOZ_5  | ETH_RXD1         | BT656_A_DIN1 |               | TDMC_D3       | SDCARD_D3  | TDMC_DIN3         | PDM_DIN3      |
| GPIOZ_6  | ETH_RXD2_RGMII   | BT656_A_DIN2 |               | TDMC_FS       | SDCARD_CLK | TDMC_SLV_FS       | PDM_DCLK      |
| GPIOZ_7  | ETH_RXD3_RGMII   | BT656_A_DIN3 |               | TDMC_SCLK     | SDCARD_CMD | TDMC_SLV_SCLK     | I2C_EE_M0_SDA |
| GPIOZ_8  | ETH_RGMII_TX_CLK | BT656_A_DIN4 |               | MCLK_1        | -          |                   | I2C_EE_M0_SCL |
| GPIOZ_9  | ETH_TXEN         | BT656_A_DIN5 |               | -             | -          | -                 | -             |
| GPIOZ_10 | ETH_TXD0         | BT656_A_DIN6 |               | -             | -          | IR_REMOTE_OU<br>T | -             |
| GPIOZ_11 | ETH_TXD1         | BT656_A_DIN7 |               | -             | -          | -                 | -             |
| GPIOZ_12 | ETH_TXD2_RGMII   | -            |               | -             | -          | PWM_F             | -             |
| GPIOZ_13 | ETH_TXD3_RGMII   | CLK12_24     |               | -             | - (        | PWM_B             | GEN_CLK_EE    |
| GPIOZ_14 | ETH_LINK_LED     | -            | I2C_EE_M2_SDA | -             |            | -                 | -             |
| GPIOZ_15 | ETH_ACT_LED      | -            | I2C_EE_M2_SCL | -             | -          | -                 | -             |

Table 3-4. GPIOA x Multi-Function Pin

| Table 3-4. GFIOA_X Multi-Full Culture |              |               |               |  |  |  |  |  |
|---------------------------------------|--------------|---------------|---------------|--|--|--|--|--|
| Pin Name                              | Func1        | Func2         | Func3         |  |  |  |  |  |
| GPIOA_0                               | MCLK_0       | 1             | -             |  |  |  |  |  |
| GPIOA_1                               | TDMB_SCLK    | TDMB_SLV_SCLK | -             |  |  |  |  |  |
| GPIOA_2                               | TDMB_FS      | TDMB_SLV_FS   | -             |  |  |  |  |  |
| GPIOA_3                               | TDMB_D0      | TDMB_DIN0     | -             |  |  |  |  |  |
| GPIOA_4                               | TDMB_D1      | TDMB_DIN1     | PWM_D         |  |  |  |  |  |
| GPIOA_5                               | PDM_DIN3     | TDMB_DIN2     | TDMB_D2       |  |  |  |  |  |
| GPIOA_6                               | PDM_DIN2     | TDMB_DIN3     | TDMB_D3       |  |  |  |  |  |
| GPIOA_7                               | PDM_DCLK     | TDMC_D3       | TDMC_DIN3     |  |  |  |  |  |
| GPIOA_8                               | PDM_DIN0     | TDMC_D2       | TDMC_DIN2     |  |  |  |  |  |
| GPIOA_9                               | PDM_DIN1     | TDMC_D1       | TDMC_DIN1     |  |  |  |  |  |
| GPIOA_10                              | SPDIF_IN     | TDMC_D0       | TDMC_DIN0     |  |  |  |  |  |
| GPIOA_11                              | SPDIF_OUT    | MCLK_1        | PWM_F         |  |  |  |  |  |
| GPIOA_12                              | SPDIF_IN     | TDMC_SCLK     | TDMC_SLV_SCLK |  |  |  |  |  |
| GPIOA_13                              | SPDIF_OUT    | TDMC_FS       | TDMC_SLV_FS   |  |  |  |  |  |
| GPIOA_14                              | WORLD_SYNC   | I2C_EE_M3_SDA | -             |  |  |  |  |  |
| GPIOA_15                              | IR_REMOTE_IN | I2C_EE_M3_SCL | -             |  |  |  |  |  |

Table 3-5. BOOT\_x Multi-Function Pin

| Pin<br>Name | Func1   | Func2 | Func3    |
|-------------|---------|-------|----------|
| BOOT_0      | EMMC_D0 | -     | -        |
| BOOT_1      | EMMC_D1 | -     | -        |
| BOOT_2      | EMMC_D2 | -     | -        |
| BOOT_3      | EMMC_D3 | -     | NOR_HOLD |
| BOOT_4      | EMMC_D4 | -     | NOR_D    |
| BOOT_5      | EMMC_D5 | -     | NOR_Q    |
| BOOT_6      | EMMC_D6 | -     | NOR_C    |

| Pin<br>Name | Func1         | Func2        | Func3  |
|-------------|---------------|--------------|--------|
| BOOT_7      | EMMC_D7       | =            | NOR_WP |
| BOOT_8      | EMMC_CLK      | NAND_WEN_CLK | -      |
| BOOT_9      | -             | NAND_ALE     | -      |
| BOOT_10     | EMMC_CMD      | NAND_CLE     | -      |
| BOOT_11     | -             | NAND_CE0     | -      |
| BOOT_12     | -             | NAND_REN_WR  | -      |
| BOOT_13     | EMMC_NAND_DQS | -            | -      |
| BOOT_14     | -             | NAND_RB0     | NOR_CS |
| BOOT_15     | =             | NAND_CE1     | -      |

## Table 3-6. GPIOC\_x Multi-Function Pin

| Pin<br>Name | Func1       | Func2        | Func3         | Func4    | Func5        |
|-------------|-------------|--------------|---------------|----------|--------------|
| GPIOC_0     | SDCARD_D0   | JTAG_B_TDO   | =             | PDM_DIN0 | SPI_A_MOSI   |
| GPIOC_1     | SDCARD_D1   | JTAG_B_TDI   | -             | PDM_DIN1 | SPI_A_MISO   |
| GPIOC_2     | SDCARD_D2   | UART_AO_A_RX | ı             | PDM_DIN2 | SPI_A_SS0    |
| GPIOC_3     | SDCARD_D3   | UART_AO_A_TX | -             | PDM_DIN3 | SPI_A_SCLK   |
| GPIOC_4     | SDCARD_CLK  | JTAG_B_CLK   | -             | PDM_DCLK | PWM_C        |
| GPIOC_5     | SDCARD_CMD  | JTAG_B_TMS   | I2C_EE_M0_SDA | 1        | ISO7816_CLK  |
| GPIOC_6     | -           | -            | I2C_EE_M0_SCL |          | ISO7816_DATA |
| GPIOC_7     | PCIECK_REQN | WORLD_SYNC   |               | -        | -            |

# Table 3-7. GPIOX\_x Multi-Function Pin

| Pin Name | Func1         | Func2         | Func3 | Func4      | Func5         | Func6        | Func7      |
|----------|---------------|---------------|-------|------------|---------------|--------------|------------|
| GPIOX_0  | SDIO_D0       | PDM_DIN0      | 4     |            | -             | -            | -          |
| GPIOX_1  | SDIO_D1       | PDM_DIN1      |       |            | -             | -            | -          |
| GPIOX_2  | SDIO_D2       | PDM_DIN2      |       |            | -             | -            | -          |
| GPIOX_3  | SDIO_D3       | PDM_DIN3      |       | PWM_D      | -             | -            | -          |
| GPIOX_4  | SDIO_CLK      | PDM_DCLK      |       | -          | -             | -            | -          |
| GPIOX_5  | SDIO_CMD      | MCLK_1        |       | PWM_C      | -             | -            | -          |
| GPIOX_6  | PWM_A         | UART_EE_B_TX  |       | PWM_D      | -             | -            | -          |
| GPIOX_7  | PWM_F         | UART_EE_B_RX  |       | PWM_B      | -             | -            | -          |
| GPIOX_8  | TDMA_D1       | TDMA_DIN1     |       | SPI_A_MOSI | PWM_C         | ISO7816_CLK  | -          |
| GPIOX_9  | TDMA_D0       | TDMA_DIN0     |       | SPI_A_MISO |               | ISO7816_DATA | -          |
| GPIOX_10 | TDMA_FS       | TDMA_SLV_FS   |       | SPI_A_SS0  | I2C_EE_M1_SDA | -            | -          |
| GPIOX_11 | TDMA_SCLK     | TDMA_SLV_SCLK |       | SPI_A_SCLK | I2C_EE_M1_SCL | -            | -          |
| GPIOX_12 | UART_EE_A_TX  |               | 1     | -          | -             | -            | -          |
| GPIOX_13 | UART_EE_A_RX  | -             | -     | -          | -             | -            | -          |
| GPIOX_14 | UART_EE_A_CTS | <u> </u>      | -     | -          | -             | -            | -          |
| GPIOX_15 | UART_EE_A_RTS | -             | 1     | -          | -             | -            | -          |
| GPIOX_16 | PWM_E         | =             | -     | -          | -             | -            | -          |
| GPIOX_17 | I2C_EE_M2_SDA | -             | -     | -          | -             | -            | -          |
| GPIOX_18 | I2C_EE_M2_SCL | -             | -     | -          | -             | -            | -          |
| GPIOX_19 | PWM_B         | WORLD_SYNC    | -     | -          | -             | -            | GEN_CLK_EE |

# Table 3-8. GPIOH\_x Multi-Function Pin

| D           |               |               |            |          |          |           |  |  |  |
|-------------|---------------|---------------|------------|----------|----------|-----------|--|--|--|
| Pin<br>Name | Func1         | Func2         | Func3      | Func4    | Func5    | Func6     |  |  |  |
| GPIOH_0     | HDMITX_SDA    | I2C_EE_M3_SDA | ı          | =        | ı        | =         |  |  |  |
| GPIOH_1     | HDMITX_SCL    | I2C_EE_M3_SCL | -          | -        | -        | -         |  |  |  |
| GPIOH_2     | HDMITX_HPD_IN | I2C_EE_M1_SDA | i          | -        | ı        | -         |  |  |  |
| GPIOH_3     | -             | I2C_EE_M1_SCL | -          | AO_CEC_A | AO_CEC_B | -         |  |  |  |
| GPIOH_4     | SPDIF_OUT     | UART_EE_C_RTS | SPI_B_MOSI | -        | -        | -         |  |  |  |
| GPIOH_5     | SPDIF_IN      | UART_EE_C_CTS | SPI_B_MISO | PWM_F    | TDMB_D3  | TDMB_DIN3 |  |  |  |

| Pin<br>Name | Func1        | Func2        | Func3      | Func4         | Func5             | Func6 |
|-------------|--------------|--------------|------------|---------------|-------------------|-------|
| GPIOH_6     | ISO7816_CLK  | UART_EE_C_RX | SPI_B_SS0  | I2C_EE_M1_SDA | IR_REMOTE_<br>OUT | -     |
| GPIOH_7     | ISO7816_DATA | UART_EE_C_TX | SPI_B_SCLK | I2C_EE_M1_SCL | PWM_B             | -     |
| GPIOH_8     | -            | -            | -          | -             | -                 | -     |

## Table 3-9. GPIOAO\_x Multi-Function Pin

| Pin Name  | Func1         | Func2             | Func3         | Func4       | Func5      | Func6         | Func7    |
|-----------|---------------|-------------------|---------------|-------------|------------|---------------|----------|
| GPIOAO_0  | UART_AO_A_TX  | -                 | ı             | ı           |            | ı             | ı        |
| GPIOAO_1  | UART_AO_A_RX  | -                 | -             | -           | -          | -             |          |
| GPIOAO_2  | I2C_AO_M0_SCL | UART_AO_B_TX      | I2C_AO_S0_SCL | -           | -          | -             | -        |
| GPIOAO_3  | I2C_AO_M0_SDA | UART_AO_B_RX      | I2C_AO_SO_SDA | -           | -          | -             | -        |
| GPIOAO_4  | IR_REMOTE_OUT | CLK_32K_IN        | PWMAO_C       | PWMAO_C_HIZ | TDMB_D0    | TDMB_DIN0     | -        |
| GPIOAO_5  | IR_REMOTE_IN  | -                 | PWMAO_D       | -           | -          | -             |          |
| GPIOAO_6  | JTAG_A_CLK    | -                 | PWMAO_C       |             | TDMB_D2    | TDMB_DIN2     | -        |
| GPIOAO_7  | JTAG_A_TMS    | -                 | -             |             | TDMB_FS    | TDMB_SLV_FS   | -        |
| GPIOAO_8  | JTAG_A_TDI    | -                 | UART_AO_B_TX  |             | TDMB_SCLK  | TDMB_SLV_SCLK | -        |
| GPIOAO_9  | JTAG_A_TDO    | IR_REMOTE_O<br>UT | UART_AO_B_RX  |             | MCLK_0     | -             | -        |
| GPIOAO_10 | AO_CEC_A      | AO_CEC_B          | PWMAO_D       | SPDIF_OUT   | TDMB_D1    | TDMB_DIN1     | CLK12_24 |
| GPIOAO_11 | -             | PWMAO_A_HIZ       | PWMAO_A       | GEN_CLK_EE  | GEN_CLK_AO | -             | -        |

## Table 3-10. GPIOE\_x Multi-Function Pin

| Pin<br>Name | Func1         | Func2         | Func3   | Func4         |
|-------------|---------------|---------------|---------|---------------|
| GPIOE_0     | UART_AO_A_CTS | UART_AO_B_CTS | PWMAO_B | I2C_AO_M0_SCL |
| GPIOE_1     | UART_AO_A_RTS | UART_AO_B_RTS | PWMAO_D | I2C_AO_M0_SDA |
| GPIOE_2     | CLK12_24      | CLK25_EE      | PWM_A   | -             |

## Table 3-11 DDR AC Multi-Function Pin

| Pin Name | LPDDR3 | LPDDR4 | DDR3   | DDR4   |
|----------|--------|--------|--------|--------|
| AC_0     | CKEA0  | CKEA0  | CKE0   | CKE0   |
| AC_1     | CKEA1  | CKEA1  | CKE1   | CKE1   |
| AC_2     | CSA0   | CSA0   | CS_N0  | CS_N0  |
| AC_3     | CSA1   | CSA1   | NC     | NC     |
| AC_4     | CLKA_T | CLKA_T | CAS_N  | A6     |
| AC_5     | CLKA_C | CLKA_C | BA2    | A8     |
| AC_6     | NC     | NC     | A7     | A2     |
| AC_7     | NC     | NC     | A5     | A11    |
| AC_8     | CAA2   | CAA2   | A10    | A10    |
| AC_9     | CAA7   | CAA3   | WE_N   | BG1    |
| AC_10    | CAA1   | CAA1   | A0     | A3     |
| AC_11    | CAA4   | CAA0   | A2     | A12    |
| AC_12    | CAA5   | CAA5   | A9     | A0     |
| AC_13    | CAA6   | CAA4   | A13    | A4     |
| AC_14    | CAA0   | NC     | A14    | A13    |
| AC_15    | CAA3   | NC     | A11    | A9     |
| AC_16    | CAA9   | NC     | CLK0_T | CLK0_T |
| AC_17    | CAA8   | NC     | CLK0_C | CLK0_C |
| AC_18    | ODTA   | NC     | NC     | NC     |

| Pin Name | LPDDR3 | LPDDR4  | DDR3    | DDR4    |
|----------|--------|---------|---------|---------|
| AC_20    | NC     | CKEB0   | CLK1_T  | CLK1_T  |
| AC_21    | NC     | CKEB1   | CLK1_C  | CLK1_C  |
| AC_22    | NC     | CSB1    | NC      | NC      |
| AC_23    | NC     | CSB0    | NC      | NC      |
| AC_24    | NC     | CLKB_T  | A6      | A5      |
| AC_25    | NC     | CLKB_C  | A4      | BA1     |
| AC_26    | NC     | NC      | A1      | A1      |
| AC_28    | NC     | CAB1    | A8      | A7      |
| AC_29    | NC     | CAB3    | BA1     | RAS_N   |
| AC_30    | NC     | CAB5    | A15     | ACT_N   |
| AC_31    | NC     | CAB2    | RAS_N   | WE_N    |
| AC_32    | NC     | CAB4    | NC      | NC      |
| AC_33    | NC     | CAB0    | A12     | CAS_N   |
| AC_34    | NC     | NC      | A3      | BA0     |
| AC_35    | NC     | NC      | BA0     | BG0     |
| AC_36    | NC     | NC      | ODT0    | ODT0    |
| AC_37    | NC     | NC      | ODT1    | ODT1    |
| AC_38    | NC     | NC      | CS_N1   | CS_N1   |
| DDR_RSTn | NC     | RESET_N | RESET_N | RESET_N |
| PVREF    | PVREF  | PVREF   | PVREF   | PVREF   |
| PZQ      | PZQ    | PZQ     | PZQ     | PZQ     |

Table 3-12. PCIE IO Multi-Function Pin

| Pin Name | Func1    | Func2      |
|----------|----------|------------|
| PCIE_RXP | PCIE_RXP | USB3.0_RXP |
| PCIE_RXN | PCIE_RXN | USB3.0_RXN |
| PCIE_TXN | PCIE_TXN | USB3.0_TXN |

# 3.5 Signal Descriptions

Table 3-13. SD Card Interface Signal Description

| Signal Name | Туре | Description                   |
|-------------|------|-------------------------------|
| SDCARD_D0   | DIO  | SD Card data bus bit 0 signal |
| SDCARD_D1   | DIO  | SD Card data bus bit 1 signal |
| SDCARD_D2   | DIO  | SD Card data bus bit 2 signal |
| SDCARD_D3   | DIO  | SD Card data bus bit 3 signal |
| SDCARD_CLK  | DO   | SD Card clock signal          |
| SDCARD_CMD  | DIO  | SD Card command signal        |

**Table 3-14. SDIO Interface Signal Description** 

| Signal Name | Туре | Description                |
|-------------|------|----------------------------|
| SDIO_D0     | DIO  | SDIO data bus bit 0 signal |
| SDIO_D1     | DIO  | SDIO data bus bit 1 signal |
| SDIO_D2     | DIO  | SDIO data bus bit 2 signal |
| SDIO_D3     | DIO  | SDIO data bus bit 3 signal |
| SDIO_CLK    | DO   | SDIO clock signal          |
| SDIO_CMD    | DIO  | SDIO command signal        |

## **Table 3-15. Clock Interface Signal Description**

| Signal Name | Туре | Description              |
|-------------|------|--------------------------|
| CLK_32K_IN  | DI   | 32KHz clock input        |
| CLK12_24    | DO   | 12MHz/24MHZ clock output |
| CLK25_EE    | DO   | 25MHz clock output       |

## **Table 3-16. UART Interface Signal Description**

| Signal Name     | Туре | Description                                   |
|-----------------|------|-----------------------------------------------|
| UART_AO_A _ TX  | DO   | UART Port A data output in AO domain          |
| UART_AO_A_RX    | DI   | UART Port A data input in AO domain           |
| UART_AO_ A_ CTS | DI   | UART Port A Clear To Send Signal in AO domain |
| UART_AO_A _ RTS | DO   | UART Port A Ready To Send Signal in AO domain |
| UART_AO_B _ TX  | DO   | UART Port B data output in AO domain          |
| UART_AO_B _ RX  | DI   | UART Port B data input in AO domain           |
| UART_AO_B _ CTS | DI   | UART Port B Clear To Send Signal in AO domain |
| UART_AO_B _ RTS | DO   | UART Port B Ready To Send Signal in AO domain |
| UART_EE_A _TX   | DO   | UART Port A data output in EE domain          |
| UART_EE _A_RX   | DI   | UART Port A data input in EE domain           |
| UART_EE _A_CTS  | DI   | UART Port A Clear To Send Signal in EE domain |
| UART_EE _A_RTS  | DO   | UART Port A Ready To Send Signal in EE domain |
| UART_EE _B_TX   | DO   | UART Port B data output in EE domain          |
| UART_EE _B_RX   | DI   | UART Port B data input in EE domain           |
| UART_EE _B_CTS  | DI   | UART Port B Clear To Send Signal in EE domain |
| UART_EE _B_RTS  | DO   | UART Port B Ready To Send Signal in EE domain |
| UART_EE _C_TX   | DO   | UART Port C data output in EE domain          |
| UART_EE _C_RX   | DI   | UART Port C data input in EE domain           |
| UART_EE _C_CTS  | DI   | UART Port C Clear To Send Signal in EE domain |
| UART_EE _C_RTS  | DO   | UART Port C Ready To Send Signal in EE domain |

# Table 3-17. ISO7816 Interface Signal Description

| Signal Name  | Туре | Description          |
|--------------|------|----------------------|
| ISO7816_DATA | DIO  | ISO7816 data signal  |
| ISO7816_CLK  | DO   | ISO7816 clock signal |

# Table 3-18. PWM Interface Signal Description

| Signal Name           | Туре | Description                                                                  |
|-----------------------|------|------------------------------------------------------------------------------|
| PWM_A                 | DO   | PWM channel A output signal                                                  |
| PWM_B                 | DO   | PWM channel B output signal                                                  |
| PWM_C                 | DO   | PWM channel C output signal                                                  |
| PWM_D                 | DO   | PWM channel D output signal                                                  |
| PWM_E                 | DO   | PWM channel E output signal                                                  |
| PWM_F                 | DO   | PWM channel F output signal                                                  |
| PWMAO_A / PWMAO_A_HIZ | DO   | PWM A output signal in Always On domain, or extended HiZ function of PWMAO_A |
| PWMAO_B               | DO   | PWM B output signal in Always On domain                                      |
| PWMAO_C / PWMAO_C_HIZ | DO   | PWM C output signal in Always On domain, or extended HiZ function of PWMAO_C |
| PWMAO_D               | DO   | PWM D output signal in Always On domain                                      |

**Table 3-19. I2C Interface Signal Description** 

| Signal Name     | Туре | Description                                                 |
|-----------------|------|-------------------------------------------------------------|
| I2C_AO_ M0_ SCL | DO   | I2C bus port 0 clock output, Master mode, in AO domain      |
| I2C_AO _M0_SDA  | DIO  | I2C bus port 0 data input/output, Master mode, in AO domain |
| I2C_AO_SO_SCL   | DI   | I2C bus port 0 clock input, Slave mode, in AO domain        |
| I2C_AO_SO_SDA   | DIO  | I2C bus port 0 data input/output, Slave mode, in AO domain  |
| I2C_EE_M0_SCL   | DO   | I2C bus port 0 clock output, Master mode, in EE domain      |
| I2C_EE _M0_SDA  | DIO  | I2C bus port 0 data input/output, Master mode, in EE domain |
| I2C_EE_M1_SCL   | DO   | I2C bus port 1 clock output, Master mode, in EE domain      |
| I2C_EE _M1_SDA  | DIO  | I2C bus port 1 data input/output, Master mode, in EE domain |
| I2C_EE_M2_SCL   | DO   | I2C bus port 2 clock output, Master mode, in EE domain      |
| I2C_EE _M2_SDA  | DIO  | I2C bus port 2 data input/output, Master mode, in EE domain |
| I2C_EE_M3_SCL   | DO   | I2C bus port 3 clock output, Master mode, in EE domain      |
| I2C_EE_M3_SDA   | DIO  | I2C bus port 3 data input/output, Master mode, in EE domain |

# Table 3-20. eMMC Interface Signal Description

| Signal Name   | Туре | <b>Description</b>              |
|---------------|------|---------------------------------|
| EMMC_D0       | DIO  | eMMC/NAND data bus bit 0 signal |
| EMMC_D1       | DIO  | eMMC/NAND data bus bit 1 signal |
| EMMC_D2       | DIO  | eMMC/NAND data bus bit 2 signal |
| EMMC_D3       | DIO  | eMMC/NAND data bus bit 3 signal |
| EMMC_D4       | DIO  | eMMC/NAND data bus bit 4 signal |
| EMMC_D5       | DIO  | eMMC/NAND data bus bit 5 signal |
| EMMC_D6       | DIO  | eMMC/NAND data bus bit 6 signal |
| EMMC_D7       | DIO  | eMMC/NAND data bus bit 7 signal |
| EMMC_DS       | DI   | eMMC data strobe                |
| EMMC_CLK      | DO   | eMMC clock signal               |
| EMMC_CMD      | DIO  | eMMC command signal             |
| EMMC_NAND_DQS | DIO  | eMMC/NAND data strobe           |

# Table 3-21. NAND Signal Description

| Signal Name  | Туре | Description                    |
|--------------|------|--------------------------------|
| NAND_DQS     | DIO  | NAND_DQS eMMC data strobe      |
| NAND_RB0     | DI   | NAND_RB0 DI NAND ready/busy    |
| NAND_ALE     | DO   | NAND address latch enable      |
| NAND_CEO     | DO   | NAND chip enable 0             |
| NAND_CE1     | DO   | NAND chip enable 1             |
| NAND_CLE     | DO   | NAND command latch enable      |
| NAND_REN_WR  | DO   | NAND read enable or write/read |
| NAND_WEN_CLK | DO   | NAND write enable or clock     |

## **Table 3-22. NOR Interface Signal Description**

| Signal Name | Type | Description                                            |
|-------------|------|--------------------------------------------------------|
| NOR_CS      | DO   | SPI NOR chip select                                    |
| NOR_C       | DO   | SPI NOR Serial Clock                                   |
| NOR_D       | DIO  | SPI NOR 1bit mode Output, 2/4 bit mode data I/O 0      |
| NOR_Q       | DIO  | SPI NOR 1bit mode Input, 2/4 bit mode data I/O 1       |
| NOR_WP      | DIO  | SPI NOR Write protection output, 4 bit mode data I/O 2 |

| Signal Name | Туре | Description                                |
|-------------|------|--------------------------------------------|
| NOR_HOLD    | DIO  | SPI bus hold output, 4 bit mode data I/O 3 |

## Table 3-23. HDMI Interface Signal Description

| Signal Name   | Туре | Description                                                 |
|---------------|------|-------------------------------------------------------------|
| HDMITX_SDA    | DIO  | HDMI TX DDC_I2C interface data signal                       |
| HDMITX_SCL    | DO   | HDMI TX DDC_I2C interface clock signal                      |
| HDMITX_HPD_IN | DI   | HDMI TX hot-plug in signal input                            |
| AO_CEC_A      | DIO  | Customer Electronics Control signal in AO domain            |
| AO_CEC_B      | DIO  | 2nd pin of Customer Electronics Control signal in AO domain |

## **Table 3-24. SPDIF Interface Signal Description**

| Signal Name | Туре | Description         |  |
|-------------|------|---------------------|--|
| SPDIF_IN    | DI   | SPDIF input signal  |  |
| SPDIF_OUT   | DO   | SPDIF output signal |  |

# Table 3-25. PCIE Interface Signal Description

| Signal Name | Туре | Description              |
|-------------|------|--------------------------|
| PCIECK_REQN | DI   | PCIE clock request input |

## **Table 3-26. SPI Interface Signal Description**

| Signal Name | Туре | Description                      |
|-------------|------|----------------------------------|
| SPI_A_MOSI  | DIO  | SPI master output, slave input A |
| SPI_A_MISO  | DIO  | SPI master input, slave output A |
| SPI_A_SCLK  | DIO  | SPI clock A                      |
| SPI_A_SSO   | DIO  | SPI slave select 0 A             |
| SPI_B_MOSI  | DIO  | SPI master output, slave input B |
| SPI_B_MISO  | DIO  | SPI master input, slave output B |
| SPI_B_SCLK  | DIO  | SPI clock B                      |
| SPI_B_SSO   | DIO  | SPI slave select 0 B             |

# Table 3-27. Remote Interface Signal Description

| Signal Name   | Туре | Description              |
|---------------|------|--------------------------|
| IR_REMOTE_IN  | DI   | IR remote control input  |
| IR REMOTE OUT | DO   | IR remote control output |

## **Table 3-28. Time Division Multiplexing Signal Description**

| Signal Name   | Туре | Description                                         |
|---------------|------|-----------------------------------------------------|
| MCLK_0        | DO   | Master clock output 0, for I2S master mode          |
| MCLK_1        | DO   | Master clock output 1, for I2S master mode          |
| TDMA_DIN0     | DI   | Data input 0 of TDM port A                          |
| TDMA_DIN1     | DI   | Data input 1 of TDM port A                          |
| TDMA_D0       | DIO  | Data input/output 0 of TDM port A                   |
| TDMA_D1       | DIO  | Data input/output 1 of TDM port A                   |
| TDMA_SCLK     | DO   | Bit clock output of TDM port A                      |
| TDMA_FS       | DO   | Frame sync output of TDM port A (Word clock of I2S) |
| TDMA_SLV_SCLK | DI   | Bit clock input of TDM port A                       |
| TDMA_SLV_FS   | DI   | Frame sync input of TDM port A (Word clock of I2S)  |
| TDMB_DIN0     | DI   | Data input 0 of TDM port B                          |
| TDMB_DIN1     | DI   | Data input 1 of TDM port B                          |

| Signal Name   | Туре | Description                                         |
|---------------|------|-----------------------------------------------------|
| TDMB_DIN2     | DI   | Data input 2 of TDM port B                          |
| TDMB_DIN3     | DI   | Data input 3 of TDM port B                          |
| TDMB_D0       | DIO  | Data input/output 0 of TDM port B                   |
| TDMB_D1       | DIO  | Data input/output 1 of TDM port B                   |
| TDMB_D2       | DIO  | Data input/output 2 of TDM port B                   |
| TDMB_D3       | DIO  | Data input/output 3 of TDM port B                   |
| TDMB_SCLK     | DO   | Bit clock output of TDM port B                      |
| TDMB_FS       | DO   | Frame sync output of TDM port B (Word clock of I2S) |
| TDMB_SLV_SCLK | DI   | Bit clock input of TDM port B                       |
| TDMB_SLV_FS   | DI   | Frame sync input of TDM port B (Word clock of I2S)  |
| TDMC_DIN0     | DI   | Data input 0 of TDM port C                          |
| TDMC_DIN1     | DI   | Data input 1 of TDM port C                          |
| TDMC_DIN2     | DI   | Data input 2 of TDM port C                          |
| TDMC_DIN3     | DI   | Data input 3 of TDM port C                          |
| TDMC_D0       | DIO  | Data input/output 0 of TDM port C                   |
| TDMC_D1       | DIO  | Data input/output 1 of TDM port C                   |
| TDMC_D2       | DIO  | Data input/output 2 of TDM port C                   |
| TDMC_D3       | DIO  | Data input/output 3 of TDM port C                   |
| TDMC_SCLK     | DO   | Bit clock output of TDM port C                      |
| TDMC_FS       | DO   | Frame sync output of TDM port C (Word clock of I2S) |
| TDMC_SLV_SCLK | DI   | Bit clock input of TDM port C                       |
| TDMC_SLV_FS   | DI   | Frame sync input of TDM port C (Word clock of I2S)  |

## **Table 3-29. PDM Signal Description**

| Signal Name | Туре | Description             |
|-------------|------|-------------------------|
| PDM_DIN0    | DI   | PDM input data 0 signal |
| PDM_DIN1    | DI   | PDM input data 1 signal |
| PDM_DIN2    | DI   | PDM input data 2 signal |
| PDM_DIN3    | DI   | PDM input data 3 signal |
| PDM_DCLK    | DO   | PDM output clock signal |

# Table 3-30. JTAG Interface Signal Description

| Signal Name | Туре | Description                           |
|-------------|------|---------------------------------------|
| JTAG_A_TDO  | DO   | JTAG data output channel A            |
| JTAG_A _TDI | DI   | JTAG data input channel A             |
| JTAG_A_TMS  | DI   | JTAG Test mode select input channel A |
| JTAG_A_CLK  | DI   | JTAG Test clock input channel A       |
| JTAG_B_TDO  | DO   | JTAG data output channel B            |
| JTAG_B_TDI  | DI   | JTAG data input channel B             |
| JTAG_B_TMS  | DI   | JTAG Test mode select input channel B |
| JTAG_B_CLK  | DI   | JTAG Test clock input channel B       |

## Table 3-31. BT656 Interface Signal Description

| Signal Name  | Туре | Description                |
|--------------|------|----------------------------|
| BT656_A_DINO | DI   | BT656 input data bus bit 0 |
| BT656_A_DIN1 | DI   | BT656 input data bus bit 1 |
| BT656_A_DIN2 | DI   | BT656 input data bus bit 2 |
| BT656_A_DIN3 | DI   | BT656 input data bus bit 3 |
| BT656_A_DIN4 | DI   | BT656 input data bus bit 4 |
| BT656_A_DIN5 | DI   | BT656 input data bus bit 5 |
| BT656_A_DIN6 | DI   | BT656 input data bus bit 6 |
| BT656_A_DIN7 | DI   | BT656 input data bus bit 7 |
| BT656_A_CLK  | DI   | BT656 input Clock          |

| Signal Name | Туре | Description              |
|-------------|------|--------------------------|
| BT656_A_HS  | DI   | BT656 input HSYNC Signal |
| BT656_A_VS  | DI   | BT656 input VSYNC Signal |

## Table 3-32. Ethernet Interface Signal Description

| Signal Name      | Туре | Description                                             |
|------------------|------|---------------------------------------------------------|
| ETH_LINK_LED     | DO   | Ethernet link LED indicator                             |
| ETH_ACT_LED      | DO   | Ethernet active LED indicator                           |
| ETH_RGMII_RX_CLK | DI   | Ethernet RGMII interface receive clock input            |
| ETH_RGMII_TX_CLK | DO   | Ethernet RGMII transmit clock                           |
| ETH_TX_EN        | DO   | Ethernet RMII/RGMII Interface transmit enable           |
| ETH_TXD3         | DO   | Ethernet RGMII interface transmit data 3                |
| ETH_TXD2         | DO   | Ethernet RGMII interface transmit data 2                |
| ETH_TXD1         | DO   | Ethernet RMII/RGMII interface transmit data 1           |
| ETH_TXD0         | DO   | Ethernet RMII/RGMII interface transmit data 0           |
| ETH_RX_DV        | DI   | Ethernet RMII/RGMII interface receive data valid signal |
| ETH_RXD3         | DI   | Ethernet RGMII interface receive data 3                 |
| ETH_RXD2         | DI   | Ethernet RGMII interface receive data 2                 |
| ETH_RXD1         | DI   | Ethernet RMII/RGMII interface receive data 1            |
| ETH_RXD0         | DI   | Ethernet RMII/RGMII interface receive data 0            |
| ETH_MDIO         | DIO  | Ethernet SMI interface management data input/output     |
| ETH_MDC          | DO   | Ethernet SMI interface management clock                 |

## Table 3-33. Other Signal Description

| Signal Name | Туре                                                   | Description                                         |  |  |
|-------------|--------------------------------------------------------|-----------------------------------------------------|--|--|
| WORLD_SYNC  | World clock sync input, to sync clock of multi devices |                                                     |  |  |
| GEN_CLK_EE  | DO General clock output for EE domain clock, for debug |                                                     |  |  |
| GEN_CLK_AO  | DO                                                     | General clock output for AO domain clock, for debug |  |  |

# 4. Operating Conditions

# 4.1 Absolute Maximum Ratings

The table below gives the absolute maximum ratings. Exposure to stresses beyond those listed in this table may result in permanent device damage, unreliability or both.

| Characteristic                | Value            | Unit |
|-------------------------------|------------------|------|
| VDDCPU_A/B Supply Voltage     | 1.1              | V    |
| VDD_EE Supply Voltage         | 1.05             | V    |
| VDDQ Supply Voltage           | 1.7              | V    |
| 1.8V Supply Voltage           | 1.98             | V    |
| 3.3V Supply Voltage           | 3.63             | V    |
| Input voltage, V <sub>I</sub> | -0.3 ~ VDDIO+0.3 | V    |
| Junction Temperature          | 125              | °C   |

# 4.2 Recommended Operating Conditions

| Parameter                                           | Min.                                                                                                                                                                                                                                                                                                                                                                            | Тур.                                                                                                                                                                                                                                                                                                                                                                                   | Max.                                                                                                                                                                                                                                                                                                                                                                                          | Unit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Voltage for Cortex A73/A53 CPU                      | 0.68 <sup>1</sup>                                                                                                                                                                                                                                                                                                                                                               | -                                                                                                                                                                                                                                                                                                                                                                                      | 1.03 <sup>2</sup>                                                                                                                                                                                                                                                                                                                                                                             | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Voltage for GPU & core logic                        | 0.68 <sup>1</sup>                                                                                                                                                                                                                                                                                                                                                               | 0.8                                                                                                                                                                                                                                                                                                                                                                                    | 0.98 <sup>2</sup>                                                                                                                                                                                                                                                                                                                                                                             | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                                     |                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| DDR3/DDR3L/DDR4/LPDDR/LPDDR3/LPDDR4 IO Supply       | 1.05                                                                                                                                                                                                                                                                                                                                                                            | -                                                                                                                                                                                                                                                                                                                                                                                      | 1.6                                                                                                                                                                                                                                                                                                                                                                                           | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Voltage                                             |                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 1.8V AVDD for HDMI, USB, SARADC, PCIE, CVBS, AUDIO, | 1.71                                                                                                                                                                                                                                                                                                                                                                            | 1.80                                                                                                                                                                                                                                                                                                                                                                                   | 1.89                                                                                                                                                                                                                                                                                                                                                                                          | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| MIPI_DSI, MIPI_CSI and ETHERNET phy.                |                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 1.8V VDD for XTAL, and IOVREF                       | 1.71                                                                                                                                                                                                                                                                                                                                                                            | 1.80                                                                                                                                                                                                                                                                                                                                                                                   | 1.89                                                                                                                                                                                                                                                                                                                                                                                          | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Analog power supply for DDRPLL module               | 1.05                                                                                                                                                                                                                                                                                                                                                                            | -                                                                                                                                                                                                                                                                                                                                                                                      | 1.89                                                                                                                                                                                                                                                                                                                                                                                          | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 3.3V AVDD for for USB and HDMI TX module            | 3.15                                                                                                                                                                                                                                                                                                                                                                            | 3.3                                                                                                                                                                                                                                                                                                                                                                                    | 3.45                                                                                                                                                                                                                                                                                                                                                                                          | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| LV mode                                             | 1.71                                                                                                                                                                                                                                                                                                                                                                            | 1.80                                                                                                                                                                                                                                                                                                                                                                                   | 1.89                                                                                                                                                                                                                                                                                                                                                                                          | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| HV mode                                             | 2.9/3.2 <sup>3</sup>                                                                                                                                                                                                                                                                                                                                                            | 3.3                                                                                                                                                                                                                                                                                                                                                                                    | 3.45                                                                                                                                                                                                                                                                                                                                                                                          | ٧                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Operating Junction Temperature                      | 0                                                                                                                                                                                                                                                                                                                                                                               | -                                                                                                                                                                                                                                                                                                                                                                                      | 105 <sup>4</sup>                                                                                                                                                                                                                                                                                                                                                                              | °C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Operating Ambient Temperature                       | 0                                                                                                                                                                                                                                                                                                                                                                               | -                                                                                                                                                                                                                                                                                                                                                                                      | 70                                                                                                                                                                                                                                                                                                                                                                                            | °C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                                     | Voltage for Cortex A73/A53 CPU  Voltage for GPU & core logic  DDR3/DDR3L/DDR4/LPDDR/LPDDR3/LPDDR4 IO Supply Voltage  1.8V AVDD for HDMI, USB, SARADC, PCIE, CVBS, AUDIO, MIPI_DSI, MIPI_CSI and ETHERNET phy.  1.8V VDD for XTAL, and IOVREF  Analog power supply for DDRPLL module  3.3V AVDD for for USB and HDMI TX module  LV mode  HV mode  Operating Junction Temperature | Voltage for Cortex A73/A53 CPU  Voltage for GPU & core logic  DDR3/DDR3L/DDR4/LPDDR/LPDDR3/LPDDR4 IO Supply Voltage  1.8V AVDD for HDMI, USB, SARADC, PCIE, CVBS, AUDIO, MIPI_DSI, MIPI_CSI and ETHERNET phy.  1.8V VDD for XTAL, and IOVREF  Analog power supply for DDRPLL module  3.3V AVDD for for USB and HDMI TX module  1.71  HV mode  2.9/3.2³  Operating Junction Temperature | Voltage for Cortex A73/A53 CPU  Voltage for GPU & core logic  DDR3/DDR3L/DDR4/LPDDR/LPDDR3/LPDDR4 IO Supply Voltage  1.8V AVDD for HDMI, USB, SARADC, PCIE, CVBS, AUDIO, MIPI_DSI, MIPI_CSI and ETHERNET phy.  1.8V VDD for XTAL, and IOVREF Analog power supply for DDRPLL module 3.3V AVDD for for USB and HDMI TX module 1.71 1.80  HV mode 2.9/3.2³ 3.3  Operating Junction Temperature 0 | Voltage for Cortex A73/A53 CPU       0.68¹       -       1.03²         Voltage for GPU & core logic       0.68¹       0.8       0.98²         DDR3/DDR3L/DDR4/LPDDR3/LPDDR3/LPDDR4 IO Supply Voltage       1.05       -       1.6         1.8V AVDD for HDMI, USB, SARADC, PCIE, CVBS, AUDIO, MIPI_CSI and ETHERNET phy.       1.71       1.80       1.89         1.8V VDD for XTAL, and IOVREF       1.71       1.80       1.89         Analog power supply for DDRPLL module       1.05       -       1.89         3.3V AVDD for for USB and HDMI TX module       3.15       3.3       3.45         LV mode       1.71       1.80       1.89         HV mode       2.9/3.2³       3.3       3.45         Operating Junction Temperature       0       -       105⁴ |

#### Note:

- 1) Minimal VDDCPU/VDD\_EE voltage is for sleep mode while system runs at very low speed. Higher clock will need higher voltage. Considering the power supply may have 3% deviation, the minimal voltage in actual application should not be set to lower than 0.7V (min spec + 0.02V).
- 2) Likewise, maximum VDDCPU/VDD\_EE voltage in actual application should not be higher than (max spec -0.03V). Voltage of VDDCPU will affect CPU speed. Use lower voltage when CPU runs on lower speed to save power. Recommend to use +/-1.5% or higher precision DCDC.
- 3) GPIO cannot work if VDDIO voltage is out of the spec of LV / HV mode. GPIO output at HV mode will be weaker & max operating speed will be lower if VDDIO are design to 3.0V. Do not design VDDIO to lower than 3.0V in HV mode, recommend to use +/-1.5% or higher precision DCDC to supply power for VDDIO, actual voltage supplies to VDDIO (HV mode) should not be lower than 2.9V.
- 4) For operating temperature, good heat sink may be needed to guarantee Tj < max spec.

# 4.3 Thermal Operating Specifications

Jedec 2P2S board 101.5mm\*114.5mm, natural convection, ambient temperature 25°C.

| Symbol | Parameter                                                             | Value. | Unit    |
|--------|-----------------------------------------------------------------------|--------|---------|
| Θја    | Package junction-to- ambiance thermal resistance in nature convection | TBD    | °C/Watt |
| Θjb    | Package junction-to-pcb thermal resistance in nature convection       | TBD    | °C/Watt |
| Θјс    | Package junction-to-case thermal resistance in nature convection      | TBD    | °C/Watt |

# 4.4 DC Electrical Characteristics

## 4.4.1 Normal GPIO Specifications (For DIO)

| Symbol             | Parameter                           | Min.                  | Тур. | Max.           | Unit |
|--------------------|-------------------------------------|-----------------------|------|----------------|------|
| V <sub>iH</sub>    | High-level input voltage            | IOVREF/2+0.3          | A.,  | VDDIO+0.3      | V    |
| ViL                | Low-level input voltage             | -0.3                  |      | JOVREF/2-0.3   | V    |
| R <sub>PU/PD</sub> | Built-in pull up/down resistor      |                       | 60K  |                | ohm  |
| loL/loH            | GPIO driving capability             | <b>4</b> <sup>1</sup> |      | 6 <sup>2</sup> | mA   |
| VOH                | Output high level with 4 mA loading | VDDIO-0.5             |      |                | V    |
| VOL                | Output low level with 4 mA loading  | 4 6                   |      | 0.4            | V    |

#### Note:

- 1) Minimal driving capability applies when VDDIO LV 1.71V, or VDDIO HV 3.0V, VOL<0.4V.
- 2) Maximal driving capability only applies to applications such as driving LED when VOL<0.6V.

# 4.4.2 Open Drain GPIO Specifications (For DIO\_OD)

| Symbol                   | Parameter                                  | Min.                  | Тур. | Max.             | Unit |
|--------------------------|--------------------------------------------|-----------------------|------|------------------|------|
| V <sub>iH</sub> (OD5V)   | High-level input voltage                   | 2.2                   |      | 5.5              | V    |
| V <sub>iL(OD5V)</sub>    | Low-level input voltage                    | -0.3                  |      | 0.8              | V    |
| V <sub>iH</sub> (OD3.3V) | High-level input voltage                   | 2.2                   |      | 3.6              | V    |
| V <sub>iL(</sub> OD3.3V) | Low-level input voltage                    | -0.3                  |      | 0.8              | V    |
| R <sub>PU/PD</sub>       | No built-in pull up/down resistor on OD IO | -                     | -    | -                | ohm  |
| lo                       | OD IO driving low capability               | <b>4</b> <sup>1</sup> |      | 6 <sup>2</sup> ) | mA   |
| VOL                      | Output low level with min Io loading       |                       |      | 0.4              | V    |

#### Note:

- 1) Minimal driving capability applies when VDDIO LV 1.71V, or VDDIO HV 3.0V, VOL<0.4V.
- Maximal driving capability only applies to applications such as driving LED when VOL<0.6V.</li>

# 4.4.3 DDR3/DDR3L/DDR4/LPDDR3/LPDDR4 SDRAM Specifications

#### **Recommended Operating Conditions**

| Symbol | Parameter                      | Min.      | Тур.     | Max.      | Unit |
|--------|--------------------------------|-----------|----------|-----------|------|
| VDDQ   | IO supply voltage(DDR3)        | 1.46      | 1.50     | 1.57      | ٧    |
| VDDQ   | IO supply voltage(DDR3L)       | 1.31      | 1.35     | 1.45      | V    |
| VDDQ   | IO supply voltage(DDR4)        | 1.14      | 1.20     | 1.30      | ٧    |
| VDDQ   | IO supply voltage(LPDDR3)      | 1.14      | 1.2      | 1.30      | V    |
| VDDQ   | IO supply voltage(LPDDR4)      | 1.06      | 1.1      | 1.17      | V    |
| Vref   | Input reference supply voltage | 0.49*VDDQ | 0.5*VDDQ | 0.51*VDDQ | V    |

Note: The minimal VDDQ voltage in sleep mode is defined by memory.

#### DC specifications - DDR3/DDR3L mode

| Symbol | Parameter                              | Min.         | Тур. | Max.       | Unit |
|--------|----------------------------------------|--------------|------|------------|------|
| VIH    | DC input voltage high                  | Vref + 0.100 |      | VDDQ       | V    |
| VIL    | DC input voltage low                   | VSSQ         |      | Vref-0.100 | V    |
| VOH    | DC output logic high                   | 0.8*VDDQ     |      |            | V    |
| VOL    | DC output logic low                    |              |      | 0.2*VDDQ   | V    |
| RTT    | Input termination resistance to VDDQ/2 | 100          | 120  | 140        | ohm  |
|        |                                        | 54           | 60   | 66         |      |
|        |                                        | 36           | 40   | 44         |      |

#### DC specifications – DDR4 mode

| Symbol      | Parameter                            | Min.     | Тур. | Max.     | Unit |
|-------------|--------------------------------------|----------|------|----------|------|
| VdIVW_total | Rx Mask voltage-p-p total            |          |      | 136      | mv   |
| VOH         | DC output logic high                 | 0.9*VDDQ |      |          | V    |
| VOL         | DC output logic low                  | •        |      | 0.1*VDDQ | V    |
| RTT         | Input termination resistance to VDDQ | 200      | 240  | 280      | ohm  |
|             |                                      | 100      | 120  | 140      |      |
|             |                                      | 67       | 80   | 93       |      |
|             |                                      | 50       | 60   | 70       |      |
|             |                                      | 42       | 48   | 56       |      |
|             |                                      | 34       | 40   | 46       |      |
|             | *                                    | 28       | 34   | 40       |      |

## DC Specifications – LPDDR3 mode

| Symbol | Parameter                            | Min.         | Тур. | Max.       | Unit |
|--------|--------------------------------------|--------------|------|------------|------|
| VIH    | DC input voltage high                | Vref + 0.100 |      | VDDQ       | V    |
| VIL    | DC input voltage low                 | VSSQ         |      | Vref-0.100 | V    |
| VOH    | DC output logic high                 | 0.9*VDDQ     |      |            | V    |
| VOL    | DC output logic low                  |              |      | 0.1*VDDQ   | V    |
| RTT    | Input termination resistance to VDDQ | 100          | 120  | 140        | ohm  |
|        |                                      | 200          | 240  | 280        |      |

## DC Specifications – LPDDR4 mode

| Symbol | Parameter                            | Min. | Тур. | Max. | Unit |
|--------|--------------------------------------|------|------|------|------|
| VIH    | DC input voltage high                | TBD  |      | TBD  | V    |
| VIL    | DC input voltage low                 | TBD  |      | TBD  | V    |
| VOH    | DC output logic high                 | TBD  |      |      | V    |
| VOL    | DC output logic low                  |      |      | TBD  | V    |
| RTT    | Input termination resistance to VDDQ | TBD  | TBD  | TBD  | ohm  |

# 4.5 Recommended Oscillator Electrical Characteristics

A311D requires the 24MHz oscillator for generating the main clock source.

Table 4-1. 24MHz Oscillator Specification

| Symbol             | Description                  | Min. | Тур. | Max. | Unit | Notes       |
|--------------------|------------------------------|------|------|------|------|-------------|
| Fo                 | Nominal Frequency            |      | 24   |      | MHz  |             |
| Δ f/f <sub>o</sub> | Frequency Tolerance          | -30  |      | +30  | ppm  | At 25 ℃     |
|                    |                              | -50  |      | +50  | ppm  | At -20~85 ℃ |
| CL                 | Load Capacitance             | 8    | 12   | 12   | pF   |             |
| ESR                | Equivalent Series Resistance |      |      | 100  | oHm  |             |

Note: 10ppm Tolerance is preferred if 24MHz XTAL is also driving WIFI module.

# 4.6 Timing Information

# 4.6.1 I2C Timing Specification

The I2C master interface Fast/Standard mode timing specifications are shown below.

Figure 4-1. I2C Interface Timing Diagram, FS mode



Table 4-2. I2C Interface Timing Specification, SF mode

| Symbol  | Parameter                            | Standard-mode |      | Fast-mode |     | Unit |
|---------|--------------------------------------|---------------|------|-----------|-----|------|
|         |                                      | Min.          | Max  | Min       | Max |      |
| tR      | Rise time of SDA and SCL signals     | _             | 1000 | _         | 300 | ns   |
| tF      | Fall time of SDA and SCL signals     | _             | 300  |           | 300 | ns   |
| fSCL    | SCL clock frequency                  | _             | 100  | _         | 400 | KHz  |
| tLOW    | LOW period of the SCL clock          | 4.7           | _    | 1.3       | _   | μs   |
| tHIGH   | HIGH period of the SCL clock         | 4.0           | _    | 0.6       | _   | μs   |
| tSu;STA | Setup time for START                 | 4.7           | _    | 0.6       | _   | μs   |
| tSu;DAT | Setup time for SDA                   | 250           | _    | 100       | _   | ns   |
| tSu;STO | Setup time for STOP                  | 4.0           | _    | 0.6       | _   | μs   |
| tHd;STA | Hold time for START                  | 4.0           | _    | 0.6       | _   | μs   |
| tHd;DAT | Hold time for SDA                    | 0             | 3.45 | 0         | 0.9 | μs   |
| tBuf    | Bus free time between stop and start | 4.7           | _    | 1.3       | _   | μs   |

# 4.6.2 EMMC/SD Timing Specification

Timing specification for EMMC and SD are shown as below.

VCCQ

CLOCK INPUT

V1

LCKMPW

CCKMPW

CCCMPW

Figure 4-2. EMMC HS400 Data Output Timing

**Table 4-3. HS400 Timing Specification** 

| Symbol  | Parameter                                                              | Min               | Max              | Unit |
|---------|------------------------------------------------------------------------|-------------------|------------------|------|
| tPERIOD | Cycle time data transfer mode                                          | 5                 | -                | ns   |
| SR      | Slew rate                                                              | 1.125             | -                | V/ns |
| tCKDCD  | Duty cycle distortion                                                  | 0                 | 0.3              | ns   |
| tCKMPW  | Minimum pulse width                                                    | 2.2               | -                | ns   |
| tISU    | input set-up time                                                      | 1.4               | -                | ns   |
| tIH     | input hold time                                                        | 0.8               | -                | ns   |
| tISUddr | input set-up time                                                      | 0.4               | -                | ns   |
| tlHddr  | input hold time                                                        | 0.4               | -                | ns   |
| SR      | Slew rate                                                              | 1.125             | -                | V/ns |
| tPH     | Device output momentary phase from CLK input to CMD or DAT line output | 0                 | 10.02            | ns   |
| ΔΤΡΗ    | Delay variation due to temperature change                              | -350(ΔT=-20deg.C) | 1550(ΔT=90deg.C) | ps   |
| tVW     | Valid Data Simple window                                               | 2.88075           | -                | ns   |
| tPERIOD | Cycle time data transfer mode                                          | 5                 | -                | ns   |
| SR      | Slew rate                                                              | 1.125             | -                | V/ns |
| tCKDCD  | Duty cycle distortion                                                  | 0                 | 0.2              | ns   |
| tCKMPW  | Minimum pulse width                                                    | 2                 | -                | ns   |
| tRQ     | Output skew                                                            | -                 | 0.4              | ns   |
| tRQH    | Output hold skew                                                       | -                 | 0.4              | ns   |
| SR      | Slew rate                                                              | 1.125             | -                | V/ns |

Figure 4-3. EMMC HS200 Data Output Timing



**Table 4-4 HS200 Timing Specification** 

| Symbol  | Parameter                     | Min | Max | Unit |
|---------|-------------------------------|-----|-----|------|
| tPERIOD | Cycle time data transfer mode | 5   | ),  | ns   |
| tISU    | output set-up time            | 1.4 |     | ns   |
| tIH     | output hold time              | 0.8 | -   | ns   |

Figure 4-4. EMMC HS400 Data Intput Timing



**Table 4-5 HS400 Data Input Timing Specification** 

| Symbol  | Parameter                     | Min   | Max | Unit |
|---------|-------------------------------|-------|-----|------|
| tPERIOD | Cycle time data transfer mode | 5     | -   | ns   |
| SR      | Slew rate                     | 1.125 | -   | V/ns |
| tCKDCD  | Duty cycle distortion         | 0     | 0.2 | ns   |
| tCKMPW  | Minimum pulse width           | 2     | -   | ns   |
| tRQ     | Input skew                    | -     | 0.4 | ns   |
| tRQH    | input hold skew               | -     | 0.4 | ns   |

Figure 4-5. EMMC HS200 Data Input Timing



**Table 4-6 HS200 Timing Specification** 

| Symbol | Parameter                                                                                                                                                                                                   | Min               | Max              | Unit |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------|------|
| tPH    | Device output momentary phase from CLK input to CMD or DAT line output.  Does not include a longterm temperature drift.                                                                                     | 0                 | 2                | UI   |
| ΔТРН   | Delay variation due to temperature change after tuning. Total allowable shift of output valid window (TVW) from last system Tuning procedure Δ TPH is 2600ps for ΔT from -25 °C to 125 °C during operation. | -350(ΔT=-20deg.C) | 1550(ΔT=90deg.C) | ps   |
| tVW    | Valid Data Simple window                                                                                                                                                                                    | 0.575             | -                | UI   |

Figure 4-6. SD Clock Signal Timing Diagram



**Table 4-7 SD Clock Timing Specification** 

| Symbol | Parameter (SDR104 Mode)             | Min | Max  | Unit |
|--------|-------------------------------------|-----|------|------|
| tCLK   | clock period Data Transfer Mode(PP) | 4.8 | -    | ns   |
| Duty   | Clock Duty                          | 30  | 70   | %    |
| tCR    | clock rise time                     | -   | 0.96 | ns   |
| tCF    | clock fall time                     | -   | 0.96 | ns   |

Figure 4-7. SD Card Output Timing Diagram



**Table 4-8 SD Timing Specification** 

| Inputs CMD, DAT (referenced to CLK) |                   |     |     |      |  |  |  |
|-------------------------------------|-------------------|-----|-----|------|--|--|--|
| Symbol                              | Parameter         | Min | Max | Unit |  |  |  |
| tIS                                 | input set-up time | 1.4 | -   | ns   |  |  |  |
| tIH                                 | input hold time   | 0.8 | _   | ns   |  |  |  |

### 4.6.3 NAND Timing Specification

Nand timing specifications are shown as below.

Figure 4-8 Async Waveform for Command/Address/Data Output Timing





Figure 4-9 Async Waveform for Address Output Cycle

Figure 4-10 Async Waveform for Sequential Data Read Cycle(After Read)-EOD Mode



**Table 4-9 Nand Timing Specifications** 

| Symbol | Parameter(Asynchronous) (mode 5) | Min | Max | Unit |
|--------|----------------------------------|-----|-----|------|
| tCLS   | CLE setup time                   | 10  | -   | ns   |
| tCLH   | CLE hold time                    | 5   | -   | ns   |
| tALS   | ALE setup                        | 10  | -   | ns   |
| tALH   | ALE hold                         | 5   | -   | ns   |
| tDS    | Data setup time                  | 7   | -   | ns   |
| tDH    | Data hold time                   | 5   | -   | ns   |
| tWC    | WE# cycle time                   | 20  | -   | ns   |

| Symbol | Parameter(Asynchronous) (mode 5) | Min | Max | Unit |
|--------|----------------------------------|-----|-----|------|
| tWP    | WE# pulse width                  | 10  | -   | ns   |
| tWH    | WE# high lold time               | 7   | -   | ns   |
| tREA   | RE# access time                  | -   | 16  | ns   |
| tOH    | Data output hold time            | 15  | -   | ns   |
| tRLOH  | RE#-low to data hold time (EDO)  | 5   | -   | ns   |
| tRP    | RE# pulse width                  | 10  | -   | ns   |
| tREH   | RE# high hold time               | 7   | -   | ns   |
| tRC    | RE# cycle time                   | 20  | -   | ns   |

### 4.6.4 SPICC Timing Specification



**Table 4-10. SPICC Master Timing Specification** 

| Symbol | Description                                                 | Min. | Max. | Unit |
|--------|-------------------------------------------------------------|------|------|------|
| fCLK   | Clock Frequency                                             | 1    | 80   | MHz  |
| TCH    | Clock high time                                             | 5    |      | ns   |
| TCL    | Clock low time                                              | 5    |      | ns   |
| TLS1   | CS fall to First Rising CLK Edge                            | 50   |      | ns   |
| TSET   | Data input Setup Time                                       | 4    |      | ns   |
| THOL   | Data input Hold Time                                        | 4    |      | ns   |
| TLH    | Minimum idling time between transfers(minimum ss high time) | 5    |      | ns   |

### 4.6.5 SPIFC Timing Specification

Figure 4-12. SPIFC Serial Input Timing Diagram



SCLK
tCLQV
tCLQX
so
LSB

Figure 4-13. SPIFC Out Timing Diagram

Table 4-11. SPIFC Master Timing Specification

| Symbol | Parameter(Clock 41.7MHz)                 | Min | Max | Unit |
|--------|------------------------------------------|-----|-----|------|
| fRSCLK | Clock Frequency for READ instructions    | N   | 50  | Mhz  |
| tCH    | Clock High Time                          | 10  |     | ns   |
| tCL    | Clock Low Time                           | 10  |     | ns   |
| tCLCH  | Clock Rise Time (peak to peak)           | 0.1 |     | V/ns |
| tCHCL  | Clock Fall Time (peak to peak)           | 0.1 |     | V/ns |
| tSLCH  | CS# Active Setup Time (relative to SCLK) | 4   | -   | ns   |
| tCHSH  | CS# Active Hold Time (relative to SCLK)  | 4   | -   | ns   |
| tDVCH  | Data In Setup Time                       | 2   | -   | ns   |
| tCHDX  | Data In Hold Time                        | 3   | -   | ns   |
| tSHQZ  | Output Disable Time (relative to CS#)    |     | 8   | ns   |
| tCLQV  | Clock Low to Output Valid                |     | 6   | ns   |
| tCLQX  | Output Hold Time                         | 1   |     | ns   |

### 4.6.6 Ethernet Timing Specification

Least significant address bit (LIB) in

Figure 4-14. Management Data Timing Diagram



**Table 4-12. Management Data Timing Specification** 

| Symbol | Description                      | Min. | Тур. | Max. | Unit | Notes    |
|--------|----------------------------------|------|------|------|------|----------|
| tMDC   | MDC clock Period                 | 400  | 500  |      | ns   | From MAC |
| tMDCSU | Setup time to rising edge of MDC | 10   |      |      | ns   |          |
| tMDCHD | Hold time to rising edge of MDC  | 10   |      |      | ns   |          |

Figure 4-15. RMII Timing Diagram



**Table 4-13. RMII Timing Specification** 

| Symbol  | Description                                         | Min. | Тур. | Max | Unit | Notes          |
|---------|-----------------------------------------------------|------|------|-----|------|----------------|
| tREFCLK | RMII clock period                                   |      | 20   |     | ns   | 50MHz from PHY |
| tOSU    | TXD & TX_EN setup time to rising edge of RMII clock | 1.8  | 10   |     | ns   | To PHY         |
| tOHD    | TXD & TX_EN hold time to rising edge of RMII clock  | 1.4  | 10   |     | ns   | To PHY         |
| tISU    | RXD & DV setup time to rising edge of RMII clock    | 1.0  | 10   |     | ns   | From PHY       |
| tIHD    | RXD & DV hold time to rising edge of RMII clock     | 1.0  | 10   |     | ns   | From PHY       |

Figure 4-16. RGMII Receive Timing Diagram



**Table 4-14. RGMII Receive Timing Specification** 

| Symbol  | Description                                              | Min. | Тур. | Max | Unit | Notes           |
|---------|----------------------------------------------------------|------|------|-----|------|-----------------|
| tRX_CLK | RGMII RX_CLK clock period                                |      | 8    |     | ns   | 125MHz from PHY |
| tSETUP  | RXD[3:0] & RX_DV setup time (PHY internal delay enabled) | 1.2  |      |     | ns   | From PHY        |
| tHOLD   | RXD[3:0] & RX_DV hold time (PHY internal delay enabled)  | 1.2  |      |     | ns   | From PHY        |

| Symbol | Description                                                 | Min. | Тур. | Max | Unit | Notes    |
|--------|-------------------------------------------------------------|------|------|-----|------|----------|
| tSKEW  | RXD[3:0] & RX_DV skew between these 5 signals (PHY internal | -0.5 |      | 0.5 | ns   | From PHY |
|        | delay disabled)                                             |      |      |     |      |          |

When PHY internal delay is enabled, check setup/hold timing.

When PHY internal delay is disabled, check signal skew.

Figure 4-17. RGMII Transmit Timing Diagram



Table 4-15. RGMII Transmit Timing Specification

| Symbol  | Description                                                    | Min. | Тур. | Max | Unit | Notes         |
|---------|----------------------------------------------------------------|------|------|-----|------|---------------|
| tTX_CLK | RGMII TX_CLK clock period                                      |      | 8    |     | ns   | 125MHz to PHY |
| tOSU    | TXD & TX_EN setup time to rising edge of RGMII clock (no clock | 1    |      |     | ns   | From PHY      |
|         | delay added)                                                   |      |      |     |      |               |
|         | TXD & TX_EN setup time to rising edge of RGMII clock (clock    | -0.9 |      |     | ns   | From PHY      |
|         | delay added)                                                   |      |      |     |      |               |
| tOHD    | RXD & DV hold time to rising edge of RGMII clock (no clock     | 0.8  |      |     | ns   | From PHY      |
|         | delay added)                                                   |      |      |     |      |               |
|         | RXD & DV hold time to rising edge of RGMII clock (clock delay  | 2.7  |      |     | ns   | From PHY      |
|         | added)                                                         |      |      |     |      |               |

### 4.6.7 Audio Timing Specification

There are two modes for the audio I2S/TDM interface: Master mode and Slave mode, as shown below.

Figure 4-18 I2S/TDM Timing Diagram, Master Mode



Table 4-16 Audio I2S/TDM Timing Specification, Transmitter, Master Mode

| Transmitter (master mode) |                       |     |     |      |    |  |
|---------------------------|-----------------------|-----|-----|------|----|--|
| Symbol                    | Parameter             | Тур | Max | Unit |    |  |
| Т                         | Clock period          | 10  |     |      | ns |  |
| tHC                       | High level of SCLK    | 0.4 |     |      | Т  |  |
| tLC                       | Low level of SCLK     | 0.4 |     |      | Т  |  |
| tRC                       | Edge time of SCLK     |     |     | 0.8  | ns |  |
| tdly                      | Delay from SCLK to WS | -2  | 3   | 5    |    |  |
| tsuin                     | Setup time of WS/Din  | 4   |     |      | ns |  |
| thdin                     | Hold time of WS/Din   | 4   |     |      | ns |  |

Figure 4-19 I2S/TDM Timing Diagram, Slave Mode



Table 4-17 Audio 12S/TDM Timing Specification, Transmitter, Slave Mode

| Transmitter (slave mode) |                             |     |     |     |      |  |
|--------------------------|-----------------------------|-----|-----|-----|------|--|
| Symbol                   | Parameter                   | Min | Тур | Max | unit |  |
| T(out)                   | Clock period                | 40  |     |     | ns   |  |
| T(in)                    | Clock period                | 10  |     |     | ns   |  |
| tHC                      | High level of SCLK          | 0.4 |     |     | Т    |  |
| tLC                      | Low level of SCLK           | 0.4 |     |     | T    |  |
| tRC                      | Edge time of SCLK           |     |     | 0.8 | ns   |  |
| tsu in                   | Setup time of WS/Din 4      |     |     |     | ns   |  |
| thd in                   | Hold time of WS/Din         | 4   |     |     | ns   |  |
| tdly                     | Delay between SCLK and Dout | 2   | 7   | 10  | ns   |  |

# 4.7 Power On Config

3 Boot pins are used as power on config (POC) pins, to set the booting sequence.

POC setting is latched at the rising edge of reset signal.

3 POC pins are all pull high internal, CPU will try to boot from nand/eMMC first, if fails than try to boot from SD CARD, still fails then try to boot from USB (PC).

External 4.7K ohm pull down resistors can be used to change the POC setting. The resistors should be placed on right location, avoid stubs on high speed signals.

A311D's Power On Configuration is listed as following:

**Table 4-18. Power On Configuration Pin Table** 

| POC  | <b>Boot Pin</b> | Name           | Pull low            | Pull high        |
|------|-----------------|----------------|---------------------|------------------|
| POC0 | Boot [4]        | SPI NAND First | SPI NAND boot first | Default sequence |
| POC1 | Boot [5]        | USB First      | USB boot first      | Default sequence |
| POC2 | Boot [6]        | SPI NOR First  | SPI NOR first       | Default sequence |

#### **Booting Sequence Diagram**

| No. | POC_0<br>(SPI_NAND) | POC_1<br>(USB_BOOT) | POC_2<br>(SPI_NOR,<br>eMMC/NAND) | 1st Boot<br>device   | 2nd Boot<br>device | 3rd Boot<br>device | 4th Boot<br>device |
|-----|---------------------|---------------------|----------------------------------|----------------------|--------------------|--------------------|--------------------|
| 1   | 0                   | 0                   | 0                                | USB (short<br>delay) | SPI_NOR            | NAND/eMMC          | SD Card            |
| 2   | 0                   | 0                   | 1                                | USB (short<br>delay) | NAND/eMMC          | SD Card            | -                  |
| 3   | 0                   | 1                   | 0                                | SPI_NOR              | NAND/eMMC          | SD Card            | USB                |
| 4   | 0                   | 1                   | 1                                | SPI_NAND             | NAND/eMMC          | USB                | -                  |
| 5   | 1                   | 0                   | 0                                | USB (short delay)    | SPI_NOR            | NAND/eMMC          | SD Card            |
| 6   | 1                   | 0                   | 1                                | USB (short<br>delay) | NAND/eMMC          | SD Card            | -                  |
| 7   | 1                   | 1                   | 0                                | SPI_NOR              | NAND/eMMC          | SD Card            | USB                |
| 8   | 1                   | 1                   | 1                                | NAND/eMMC            | SD Card            | USB                | -                  |

#### Note:

If GPIOC is not work as SDIO port, please do not pull CARD\_DET(GPIOC\_6) low when system booting up, to avoid romcode trying to boot from SD CARD.

# 4.8 Recommended Power on Sequence

Example power on sequence:



#### Note:

- 1) VDDAO\_3.3V & VCC3.3V should ramp up > 0.5ms later than VDD\_EE.
- 2) All power sources should get stable within 20ms (except for DDR\_VDDQ).
- 3) No sequence requirement between VDD18\_AO and VDD\_EE. No sequence requirement between VDDCPU & DDR\_VDDQ and other power source.
- 4) VDDIO\_AO18 should ramps up earlier or at the same time with VDDAO\_3.3V & VCC3.3V, VDDAO\_3.3V & VCC3.3V should never be 2.5V higher than VDD18\_AO.
- 5) In some designs, VDDCPU & VDD\_EE are merged to VCC\_CORE, the power on sequence should be same as VDD\_EE.
- RESET\_n should keep low for at least 40ms after power up (except DDR\_VDDQ).

Please refer to reference schematics.

## 4.9 Power Consumption

Note: Value listed here is estimated typical max value tested. Enough margin in circuit needs to be reserved.

| Symbol   | Maximum Current | Note      |
|----------|-----------------|-----------|
| VDDCPU_A | 6 A             | -         |
| VDDCPU_B | 1.2 A           |           |
| VDD_EE   | 4 A             | -         |
| VDD_DDR  | 300 mA          | Estimates |
| VDDQ     | 500 mA          |           |

| Symbol           | Typical current | Maximum current | Note                                                                                                                                                                                                                                |
|------------------|-----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VDD18_AO_XTAL    | 1 mA            | -               | EFUSE: Max 100 mA when programing EFUSE.                                                                                                                                                                                            |
| VDDAO_0V8        | 22 mA           | -               | -                                                                                                                                                                                                                                   |
| AVDD0V8_USB_PCIE | 58 mA           | -               |                                                                                                                                                                                                                                     |
| AVDD0V8_HDMI     | 23 mA           | -               | At 6 Gbps mode                                                                                                                                                                                                                      |
| AVDD_DDRPLL      | 6 mA            | -               |                                                                                                                                                                                                                                     |
| AVDD18_ENET      | 40 mA           | -               | -                                                                                                                                                                                                                                   |
| AVDD18_AUDIO     | 4 mA            | 6.6 mA          | -                                                                                                                                                                                                                                   |
| AVDD18_PCIE      | 32 mA           | -               | At 5 Gbps mode                                                                                                                                                                                                                      |
| AVDD18_HDMI      | 3.3 mA          | -               | -                                                                                                                                                                                                                                   |
| AVDD18_SARADC    | 1.2 mA          |                 |                                                                                                                                                                                                                                     |
| AVDD18_CVBS      |                 | 48 mA           | 4                                                                                                                                                                                                                                   |
| AVDD18_MIPIDSI   | 40 mA           |                 |                                                                                                                                                                                                                                     |
| AVDD18_MIPICSI   | 30 mA           | -               |                                                                                                                                                                                                                                     |
| AVDD18_USB       | 13.8 mA         | 17 mA           |                                                                                                                                                                                                                                     |
| AVDD33_USB       | 2 mA            | -               | -                                                                                                                                                                                                                                   |
| AVDD18_DPLL      | 19 mA           | 25 mA           |                                                                                                                                                                                                                                     |
| VDDIO            | . 0             |                 | Estimate GPIO power consumption: a pad output continue<br>150MHz clk (300 Mbps) with 10 pF loading is about 2 mA @ 1.8<br>V, 3 mA @ 3.3 V. External resistance loading, internal pull<br>up/down also affect the power consumption. |

# 4.10 Storage and Baking Conditions

The processor is moisture-sensitive device of MSL level 3, defined by IPC/JEDEC J-STD-020. Please follow the storage and backing guidelines.

- 1) Calculated shelf life in sealed bag: 12 months at <40°C and <90% relative humidity (RH).
- 2) After bag is opened, devices that will be subjected to reflow solder or other high temperature process must be
  - a) Mounted with 168 hours of factory conditions ≤30°C/60% RH, or
  - b) Stored per J-STD-033
- 3) Devices require bake, before mounting, if Humidity Indicator Card reads >10%.
- 4) If baking is required, refer IPC/JEDEC J-STB-033 for baking process.

# 5. Mechanical Dimensions

The A311D processor comes in a 52x46 ball matrix FCBGA RoHS package. The mechanical dimensions are given in millimeters as the following figures.

Figure 5-1 Dimensions 14.30 (2X) 0.10 C **TOP VIEW BOTTOM VIEW △** 0.10 C SEATING PLANE **DETAIL A** 

SIDE VIEW

**Figure 5-2 Dimension Specification** 

| DIMENSION           | MINIMUM | NOMINAL | MAXIMUM |  |  |
|---------------------|---------|---------|---------|--|--|
| Α                   | 0.862   | 0.942   | 1.022   |  |  |
| A1                  | 0.230   | 0.270   | 0.310   |  |  |
| A2                  | 0.622   | 0.672   | 0.722   |  |  |
| b 0.300 0.350 0.400 |         |         |         |  |  |
| NUMBER OF BALL 454  |         |         |         |  |  |